EP9302-IQZ Cirrus Logic Inc, EP9302-IQZ Datasheet - Page 537

IC ARM9 SOC PROCESSOR 208LQFP

EP9302-IQZ

Manufacturer Part Number
EP9302-IQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9302-IQZ

Core Size
16/32-Bit
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
19
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-LQFP
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
200MHz
No. Of Timers
3
No. Of Pwm Channels
1
Digital Ic Case Style
LQFP
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9302A-Z
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1132 - KIT DEVELOPMENT EP9302 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1253

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9302-IQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9302-IQZ
Manufacturer:
CIRRUS
Quantity:
20 000
DS785UM1
14.5.1 Clocking Requirements
The use of EGPIO[3] is determined by several bits in Syscon register DeviceCfg. See
Table
There are two clocks, PCLK and UARTCLK.
UARTCLK frequency must accommodate the desired range of baud rates:
The frequency of UARTCLK must also be within the required error limits for all baud rates to
be used.
To allow sufficient time to write the received data to the receive FIFO, UARTCLK must be less
than or equal to four times the frequency of PCLK:
EGPIO[0]
EGPIO[3]
HC3EN
14-5.
bit 14
RXD0
TXD0
CTSn
DSRn
DTRn
RTSn
PIN
0
0
x
UART1 input pin
UART1 output pin
Modem input: Clear To Send
Modem input: Data Set Ready (also used for DCDn Data Carrier Detect)
Modem input RIn: Ring Indicator if Syscon register DeviceCfg[25] MODonGPIO is set.
Otherwise, RIn is driven low.
Modem output Data Terminal Ready if Syscon register TESTCR[27] RTConGPIO is clear.
Modem output: Ready To Send
HDLC clock
HC1IN
bit 13
0
1
0
F
UARTCLK
Table 14-5. DeviceCfg Register Bit Functions
HC1EN
F
bit 12
UARTCLK
Table 14-4. UART1 Pin Functionality
x
1
1
Copyright 2007 Cirrus Logic
F
MAX
UARTCLK
MIN
32
External HDLC clock input is driven by EGPIO[3].
×
32 baudrate
Internal HDLC clock output drives EGPIO[3].
65536 b
Description
External HDLC clock input is driven low.
×
4
×
F
× audrate
PCLK
UART1 With HDLC and Modem Control Signals
Function
MAX
MIN
EP93xx User’s Guide
14-15
14

Related parts for EP9302-IQZ