DSPIC30F4011-20E/PT Microchip Technology, DSPIC30F4011-20E/PT Datasheet - Page 18

IC DSPIC MCU/DSP 48K 44TQFP

DSPIC30F4011-20E/PT

Manufacturer Part Number
DSPIC30F4011-20E/PT
Description
IC DSPIC MCU/DSP 48K 44TQFP
Manufacturer
Microchip Technology
Series
dsPIC™ 30Fr

Specifications of DSPIC30F4011-20E/PT

Program Memory Type
FLASH
Program Memory Size
48KB (16K x 24)
Package / Case
44-TQFP, 44-VQFP
Core Processor
dsPIC
Core Size
16-Bit
Speed
20 MIPS
Connectivity
CAN, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, Motor Control PWM, QEI, POR, PWM, WDT
Number Of I /o
30
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 5.5 V
Data Converters
A/D 9x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Data Bus Width
16 bit
Processor Series
DSPIC30F
Core
dsPIC
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
30
Data Ram Size
2 KB
Operating Supply Voltage
2.5 V to 5.5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52713-733, 52714-737, 53276-922, EWDSPIC
Data Rom Size
1024 B
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE4000, DM240002, DM300018, DM330011
Minimum Operating Temperature
- 40 C
Package
44TQFP
Device Core
dsPIC
Family Name
dsPIC30
Maximum Speed
20 MHz
Interface Type
CAN/I2C/SPI/UART
On-chip Adc
9-chx10-bit
Number Of Timers
5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
XLT44PT3 - SOCKET TRAN ICE 44MQFP/TQFPAC30F006 - MODULE SKT FOR DSPIC30F 44TQFP
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
DSPIC30F401120EPT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPIC30F4011-20E/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
DSPIC30F4011-20E/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
dsPIC30F4011/4012
27. Module: OSC2 Pin
28. Module: CAN
29. Module: CAN
DS80454D-page 18
The port pin, RC15, is multiplexed with the primary
oscillator pin, OSC2. When pin RC15 is required
for digital input/output, specific bits in the Oscillator
Configuration register, FOSC, may be set up as
follows:
• FOS<2:0> bits (FOSC<10:8>) configured for
• FPR<4:0> bits (FOSC<4:0>) may be
For this revision of silicon, if the RC15 digital I/O
port function is desired, the FPR<4:0> bits in the
FOSC Configuration register may not be set up for
FRC w/PLL 4x/8x/16x modes.
Work around
None.
In future revisions of silicon, port pin RC15 may
also be configured for digital I/O when the
FPR<4:0> bits in the FOSC Configuration register
are set up for FRC w/PLL 4x/8x/16x modes.
Affected Silicon Revisions
CAN Receive filters 3, 4 and 5 may not work for a
given combination of instruction cycle speed and
CAN bit time quanta.
Work around
Do not use CAN RX filters 3, 4 and 5. Instead,
use filters 0, 1 and 2.
Affected Silicon Revisions
The C1EC register does not reflect the correct
error count value. The error flags in the C1INTF
register are updated correctly and can be read
correctly.
Work around
Do not use the C1EC register for error manage-
ment. Use the error state flags in the C1INTF
register instead.
Affected Silicon Revisions
A1
A1
A1
LP, LPRC, FRC, ECIO, ERCIO or ECIO
w/PLL 4x/8x/16x
configured for ECIO w/PLL 4x/8x/16x
X
X
X
A2
A2
A2
X
X
A3
A3
A3
X
X
A4
A4
A4
X
X
30. Module: QEI
31. Module: QEI
32. Module: ADC
When the TQCS and TQGATE bits in the
QEIxCON register are set, a QEI interrupt
should be generated after an input pulse on the
QEA input. This interrupt is not generated in the
affected silicon.
Work around
None.
Affected Silicon Revisions
When the TQCS and TQGATE bits in the QEIx-
CON register are set, the POSCNT counter
should not increment but erroneously does, and
if allowed to increment to match MAXCNT, a QEI
interrupt will be generated.
Work around
To
POSCNT while running the QEI in Timer Gated
Accumulation mode, initialize MAXCNT = 0.
Affected Silicon Revisions
If the ADC module is in an enabled state when the
device enters Sleep mode as a result of executing
a PWRSAV #0 instruction, the device power-down
current (I
in the device data sheet. This may happen even if
the ADC module is disabled by clearing the ADON
bit prior to entering Sleep mode.
Work around
In order to remain within the I
listed in the device data sheet, the user software
must completely disable the ADC module by
setting the ADC Module Disable bit in the
corresponding
(PMDx) register, prior to executing a PWRSAV
#0 instruction.
Affected Silicon Revisions
A1
A1
A1
X
X
X
prevent
A2
A2
A2
X
X
X
PD
) may exceed the specifications listed
A3
A3
A3
X
the erroneous
X
X
Peripheral
© 2010 Microchip Technology Inc.
A4
A4
A4
X
X
X
Module
PD
increment
specifications
Disable
of

Related parts for DSPIC30F4011-20E/PT