ATMEGA162V-8PU Atmel, ATMEGA162V-8PU Datasheet - Page 243

IC AVR MCU 16K 8MHZ 1.8V 40DIP

ATMEGA162V-8PU

Manufacturer Part Number
ATMEGA162V-8PU
Description
IC AVR MCU 16K 8MHZ 1.8V 40DIP
Manufacturer
Atmel
Series
AVR® ATmegar
Datasheets

Specifications of ATMEGA162V-8PU

Core Processor
AVR
Core Size
8-Bit
Speed
8MHz
Connectivity
EBI/EMI, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
35
Program Memory Size
16KB (8K x 16)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
40-DIP (0.600", 15.24mm)
Processor Series
ATMEGA16x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
JTAG/SPI/USART
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
35
Number Of Timers
4
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
EWAVR, EWAVR-BL
Minimum Operating Temperature
- 40 C
Package
40PDIP
Device Core
AVR
Family Name
ATmega
Maximum Speed
8 MHz
For Use With
ATSTK600-TQFP44 - STK600 SOCKET/ADAPTER 44-TQFPATSTK600 - DEV KIT FOR AVR/AVR32770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAGATAVRISP2 - PROGRAMMER AVR IN SYSTEMATJTAGICE2 - AVR ON-CHIP D-BUG SYSTEMATSTK500 - PROGRAMMER AVR STARTER KIT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATMEGA162V-8PU
Manufacturer:
IDT
Quantity:
74
Reading the
Calibration Byte
Parallel Programming
Characteristics
2513K–AVR–07/09
The algorithm for reading the calibration byte is as follows (refer to
page 237
1. A: Load Command “0000 1000”.
2. B: Load Address Low Byte, 0x00.
3. Set OE to “0”, and BS1 to “1”. The Calibration byte can now be read at DATA.
4. Set OE to “1”.
Figure 102. Parallel Programming Timing, Including some General Timing Requirements
Figure 103. Parallel Programming Timing, Loading Sequence with Timing Requirements
Note:
PAGEL
XTAL1
DATA
BS1
XA0
XA1
(DATA, XA0/1, BS1, BS2)
1. The timing requirements shown in
for details on Command and Address loading):
ing operation.
Data & Contol
ADDR0 (low byte)
LOAD ADDRESS
RDY/BSY
(LOW BYTE)
PAGEL
XTAL1
WR
t
t
BVPH
DVXH
LOAD DATA
(LOW BYTE)
DATA (low byte)
t
t
XHXL
PHPL
Figure 102
t
t
t
t
t
XLXH
XLDX
XLWL
PLBX
PLWL
(i.e., t
t
BVWL
(HIGH BYTE)
LOAD DATA
DVXH
DATA (high byte)
t
WLWH
WLRL
t
XLPH
, t
LOAD DATA
XHXL
“Programming the Flash” on
, and t
ATmega162/V
t
PLXH
t
WLBX
XLDX
LOAD ADDRESS
) also apply to load-
(LOW BYTE)
ADDR1 (low byte)
t
WLRH
(1)
243

Related parts for ATMEGA162V-8PU