MC9S12XET256MAA Freescale Semiconductor, MC9S12XET256MAA Datasheet - Page 150

no-image

MC9S12XET256MAA

Manufacturer Part Number
MC9S12XET256MAA
Description
MCU 16BIT 256K FLASH 80-QFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12XET256MAA

Core Processor
HCS12X
Core Size
16-Bit
Speed
50MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
59
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.72 V ~ 5.5 V
Data Converters
A/D 12x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
80-QFP
Processor Series
S12XE
Core
HCS12
Data Bus Width
16 bit
Data Ram Size
16 KB
Interface Type
CAN, SCI, SPI
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
59
Number Of Timers
25
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
KIT33812ECUEVME, EVB9S12XEP100, DEMO9S12XEP100
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 8 Channel
Package
80PQFP
Family Name
HCS12X
Maximum Speed
50 MHz
Operating Supply Voltage
1.8|2.8|5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XET256MAA
Manufacturer:
CYPRESS
Quantity:
210
Part Number:
MC9S12XET256MAA
Manufacturer:
FREESCALE
Quantity:
3 210
Part Number:
MC9S12XET256MAA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XET256MAA
Manufacturer:
FREESCALE
Quantity:
3 210
Part Number:
MC9S12XET256MAA
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MC9S12XET256MAA
Quantity:
3
1. Read: Anytime.
Chapter 2 Port Integration Module (S12XEPIMV1)
2.3.56
150
Address 0x0263
Write: Anytime.
DDRH
DDRH
RDRH
Field
Field
Reset
7-0
1
0
W
R
Port H data direction—
This register controls the data direction of pin 1.
The enabled SCI6 forces the I/O state to be an output. Depending on the configuration of the enabled routed SPI1
this pin will be forced to be input or output. In those cases the data direction bits will not change. The DDRM bits
revert to controlling the I/O direction of a pin when the associated peripheral module is disabled.
1 Associated pin is configured as output.
0 Associated pin is configured as input.
Port H data direction—
This register controls the data direction of pin 0.
The enabled SCI6 forces the I/O state to be an input. Depending on the configuration of the enabled routed SPI1
this pin will be forced to be input or output. In those cases the data direction bits will not change. The DDRM bits
revert to controlling the I/O direction of a pin when the associated peripheral module is disabled.
1 Associated pin is configured as output.
0 Associated pin is configured as input.
Port H reduced drive—Select reduced drive for outputs
This register configures the drive strength of output pins 7 through 0 as either full or reduced independent of the
function used on the pins. If a pin is used as input this bit has no effect.
1 Reduced drive selected (approx. 1/5 of the full drive strength).
0 Full drive strength enabled.
RDRH7
Port H Reduced Drive Register (RDRH)
0
7
Due to internal synchronization circuits, it can take up to 2 bus clock cycles
until the correct value is read on PTH or PTIH registers, when changing the
DDRH register.
RDRH6
Table 2-51. DDRH Register Field Descriptions (continued)
0
6
Figure 2-54. Port H Reduced Drive Register (RDRH)
Table 2-52. RDRH Register Field Descriptions
MC9S12XE-Family Reference Manual , Rev. 1.23
RDRH5
0
5
RDRH4
NOTE
0
4
Description
Description
RDRH3
3
0
RDRH2
0
2
Access: User read/write
Freescale Semiconductor
RDRH1
0
1
RDRH0
0
0
(1)

Related parts for MC9S12XET256MAA