MCF54455CVR200 Freescale Semiconductor, MCF54455CVR200 Datasheet - Page 37

IC MPU 32BIT 200MHZ 360TEPBGA

MCF54455CVR200

Manufacturer Part Number
MCF54455CVR200
Description
IC MPU 32BIT 200MHZ 360TEPBGA
Manufacturer
Freescale Semiconductor
Series
MCF5445xr
Datasheet

Specifications of MCF54455CVR200

Core Processor
Coldfire V4
Core Size
32-Bit
Speed
200MHz
Connectivity
I²C, SPI, SSI, UART/USART, USB OTG
Peripherals
DMA, WDT
Number Of I /o
132
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.35 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
360-TEPBGA
Processor Series
MCF544x
Core
ColdFire V4
Data Bus Width
32 bit
Program Memory Size
16 KB
Data Ram Size
32 KB
Interface Type
I2C, SPI, SSI
Maximum Clock Frequency
66 MHz
Number Of Timers
8
Operating Supply Voltage
- 0.3 V to + 4 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JLINK-CF-BDM26, EWCF
Development Tools By Supplier
M54455EVB
Minimum Operating Temperature
- 40 C
On-chip Adc
16 bit, 16 Channel
On-chip Dac
16 bit, 16 Channel
Leaded Process Compatible
Yes
Rohs Compliant
Yes
Peak Reflow Compatible (260 C)
Yes
For Use With
M54455EVB - BOARD EVAL FOR MCF5445X
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF54455CVR200
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MCF54455CVR200
Manufacturer:
FREESCAL
Quantity:
624
Freescale Semiconductor
1
2
3
4
5
Name
DS10
DS11
DS12
DS13
DS14
Timings shown are for DMCR[MTFE] = 0 (classic SPI) and DCTARn[CPHA] = 0. Data is sampled on the DSPI_SIN pin
on the odd-numbered DSPI_SCK edges and driven on the DSPI_SOUT pin on even-numbered DSPI edges.
When in master mode, the baud rate is programmable in DCTARn[DBR], DCTARn[PBR], and DCTARn[BR].
This specification assumes a 50/50 duty cycle setting. The duty cycle is programmable in DCTARn[DBR],
DCTARn[CPHA], and DCTARn[PBR].
The DSPI_PCSn to DSPI_SCK delay is programmable in DCTARn[PCSSCK] and DCTARn[CSSCK].
The DSPI_SCK to DSPI_PCSn delay is programmable in DCTARn[PASC] and DCTARn[ASC].
DSPI_SCK to DSPI_SOUT invalid
DSPI_SIN to DSPI_SCK input setup
DSPI_SCK to DSPI_SIN input hold
DSPI_SS active to DSPI_SOUT driven
DSPI_SS inactive to DSPI_SOUT not driven
(DCTARn[CPOL] = 1)
(DCTARn[CPOL] = 0)
DSPI_SOUT
DSPI_PCSn
Table 26. DSPI Module AC Timing Specifications
DSPI_SCK
DSPI_SCK
DSPI_SIN
Characteristic
Figure 23. DSPI Classic SPI Timing — Master Mode
MCF5445x ColdFire
DS7
First Data
DS3
First Data
DS8
®
DS6
Microprocessor Data Sheet, Rev. 6
DS2
Symbol
DS2
Data
Data
Min
0
2
7
Last Data
DS1
Last Data
DS5
1
(continued)
DS4
Max
10
10
Electrical Characteristics
Unit
ns
ns
ns
ns
ns
Notes
37

Related parts for MCF54455CVR200