T48C862M-R4-TNS Atmel, T48C862M-R4-TNS Datasheet - Page 21

IC MON TIRE PRESS 433MHZ 24-SOIC

T48C862M-R4-TNS

Manufacturer Part Number
T48C862M-R4-TNS
Description
IC MON TIRE PRESS 433MHZ 24-SOIC
Manufacturer
Atmel
Datasheet

Specifications of T48C862M-R4-TNS

Frequency
433MHz
Modulation Or Protocol
FM, FSK
Data Rate - Maximum
32 kBaud
Power - Output
10dBm
Current - Transmitting
9.5mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Memory Size
1KB EEPROM, 1KB RAM
Voltage - Supply
2 V ~ 4 V
Operating Temperature
-40°C ~ 125°C
Package / Case
24-SOIC (0.200", 5.30mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Applications
-
Master Reset
Power-on Reset and
Brown-out Detection
4551C–4BMCU–01/04
The master reset forces the CPU into a well-defined condition. It is unmaskable and is
activated independent of the current program state. It can be triggered by either initial
supply power-up, a short collapse of the power supply, brown-out detection circuitry,
watchdog time-out, or an external input clock supervisor stage (see Figure 15). A master
reset activation will reset the interrupt enable flag, the interrupt pending register and the
interrupt active register. During the power-on reset phase, the I/O bus control signals
are set to reset mode, thereby, initializing all on-chip peripherals. All bi-directional ports
are set to input mode.
Attention: During any reset phase, the BP20/NTE input is driven towards V
additional internal strong pull-up transistor. This pin must not be pulled down to V
ing reset by any external circuitry representing a resistor of less than 150 k .
Releasing the reset results in a short call instruction (opcode C1h) to the ROM address
008h. This activates the initialization routine $RESET which in turn has to initialize all
necessary RAM variables, stack pointers and peripheral configuration registers (see
Table 9 on page 32).
Figure 15. Reset Configuration
The microcontroller block has a fully integrated power-on reset and brown-out detection
circuitry. For reset generation no external components are needed.
These circuits ensure that the core is held in the reset state until the minimum operating
supply voltage has been reached. A reset condition will also be generated should the
supply voltage drop momentarily below the minimum operating level except when a
power-down mode is activated (the core is in SLEEP mode and the peripheral clock is
stopped). In this power-down mode the brown-out detection is disabled.
Two values for the brown-out voltage threshold are programmable via the BOT bit in the
SC register.
NRST
V DD
Pull-up
T48C862-R4 [Preliminary]
CL
res
CL=SYSCL/4
supervisor
Power-on
Brown-out
Ext. clock
detection
Watch-
Reset
timer
reset
dog
res
Internal
V DD
V SS
V DD
V SS
CWD
ExIn
reset
DD
SS
by an
dur-
21

Related parts for T48C862M-R4-TNS