PK60N512VMD100 Freescale Semiconductor, PK60N512VMD100 Datasheet - Page 62

no-image

PK60N512VMD100

Manufacturer Part Number
PK60N512VMD100
Description
IC ARM CORTEX MCU 512K 144-MAP
Manufacturer
Freescale Semiconductor
Series
Kinetisr
Datasheets

Specifications of PK60N512VMD100

Core Processor
ARM Cortex-M4
Core Size
32-Bit
Speed
100MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, IrDA, SDHC, SPI, UART/USART, USB, USB OTG
Peripherals
DMA, I²S, LVD, POR, PWM, WDT
Number Of I /o
100
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
1.71 V ~ 3.6 V
Data Converters
A/D 33x16b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
144-LBGA
Processor Series
Kinetis
Core
ARM Cortex M4
Data Ram Size
128 KB
Interface Type
UART, SPI, I2C, I2S, CAN
Maximum Clock Frequency
100 MHz
Number Of Programmable I/os
100
Operating Supply Voltage
1.71 V to 3.6 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PK60N512VMD100
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
PK60N512VMD100
Manufacturer:
FREESCALE
Quantity:
20 000
Peripheral operating requirements and behaviors
6.8.11 I
This section provides the AC timings for the I
modes (clocks input). All timings are given for non-inverted serial clock polarity
(TCR[TSCKP] = 0, RCR[RSCKP] = 0) and a non-inverted frame sync (TCR[TFSI] = 0,
RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all
the timings remain valid by inverting the clock signal (I2S_BCLK) and/or the frame sync
(I2S_FS) shown in the figures below.
62
Num
SD5
SD6
SD7
SD8
Num
S1
SDHC_CLK
Output SDHC_CMD
Output SDHC_DAT[3:0]
Input SDHC_CMD
Input SDHC_DAT[3:0]
2
S switching specifications
Operating voltage
I2S_MCLK cycle time
Description
Symbol
t
t
t
t
THL
THL
THL
OD
SDHC output / card inputs SDHC_CMD, SDHC_DAT (reference to SDHC_CLK)
SDHC input / card inputs SDHC_CMD, SDHC_DAT (reference to SDHC_CLK)
Table 43. SDHC switching specifications
Clock fall time
SDHC output delay (output valid)
SDHC input setup time
SDHC input hold time
Description
K60 Sub-Family Data Sheet Data Sheet, Rev. 4, 3/2011.
Table 44. I
SD3
SD6
(continued)
Table continues on the next page...
Figure 28. SDHC timing
SD2
SD7
2
S master mode timing
Preliminary
2
SD8
S in master (clocks driven) and slave
SD1
2 x t
Min.
2.7
SYS
Min.
-5
5
0
Freescale Semiconductor, Inc.
Max.
3.6
Max.
6.5
3
Unit
ns
Unit
V
ns
ns
ns
ns

Related parts for PK60N512VMD100