LC4256V-75TN144C Lattice, LC4256V-75TN144C Datasheet - Page 5

no-image

LC4256V-75TN144C

Manufacturer Part Number
LC4256V-75TN144C
Description
CPLD - Complex Programmable Logic Devices 400MHZ 256 Macrocell 3.3 V 7.5 tPD
Manufacturer
Lattice
Datasheet

Specifications of LC4256V-75TN144C

Memory Type
EEPROM
Number Of Macrocells
256
Number Of Product Terms Per Macro
80
Maximum Operating Frequency
322 MHz
Delay Time
3 ns
Number Of Programmable I/os
48
Operating Supply Voltage
3.3 V
Supply Current
12.5 mA
Maximum Operating Temperature
+ 90 C
Minimum Operating Temperature
0 C
Package / Case
TQFP-144
Mounting Style
SMD/SMT
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LC4256V-75TN144C
Manufacturer:
Lattice
Quantity:
141
Part Number:
LC4256V-75TN144C
Manufacturer:
LATTICE
Quantity:
1 831
Part Number:
LC4256V-75TN144C
Manufacturer:
LATTICE23
Quantity:
50
Part Number:
LC4256V-75TN144C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LC4256V-75TN144C
Manufacturer:
LATTICE
Quantity:
1 500
Part Number:
LC4256V-75TN144C
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
LC4256V-75TN144C
0
Lattice Semiconductor
Figure 3. AND Array
Enhanced Logic Allocator
Within the logic allocator, product terms are allocated to macrocells in product term clusters. Each product term
cluster is associated with a macrocell. The cluster size for the ispMACH 4000 family is 4+1 (total 5) product terms.
The software automatically considers the availability and distribution of product term clusters as it fits the functions
within a GLB. The logic allocator is designed to provide three speed paths: 5-PT fast bypass path, 20-PT Speed
Locking path and an up to 80-PT path. The availability of these three paths lets designers trade timing variability for
increased performance.
The enhanced Logic Allocator of the ispMACH 4000 family consists of the following blocks:
Figure 4 shows a macrocell slice of the Logic Allocator. There are 16 such slices in the GLB.
Figure 4. Macrocell Slice
• Product Term Allocator
• Cluster Allocator
• Wide Steering Logic
Individual Product
Term Allocator
Cluster
In[34]
In[35]
In[0]
n
Note:
Indicates programmable fuse.
n+1
to
n-1
to
n-2
to
Allocator
Cluster
5
5-PT
from
n+2
from
n-1
ispMACH 4000V/B/C/Z Family Data Sheet
from
from
n+1
n-4
PT0
PT1
PT2
PT3
PT4
PT75
PT76
PT77
PT78
PT79
From
n-4
PT80
PT81
PT82
Cluster 0
Cluster 15
Shared PT Clock
Shared PT Initialization
Shared PTOE
Steering Logic
SuperWIDE™
1-80
PTs
To n+4
To XOR (MC)
Fast 5-PT
Path

Related parts for LC4256V-75TN144C