P89LPC916FDH NXP Semiconductors, P89LPC916FDH Datasheet - Page 52

no-image

P89LPC916FDH

Manufacturer Part Number
P89LPC916FDH
Description
MCU 8BIT 80C51 2K FLASH, TSSOP16
Manufacturer
NXP Semiconductors
Datasheet

Specifications of P89LPC916FDH

Controller Family/series
(8051) 8052
Core Size
8bit
No. Of I/o's
14
Program Memory Size
2KB
Ram Memory Size
256Byte
Cpu Speed
18MHz
Oscillator Type
Internal Only
No. Of Timers
4
Digital Ic
RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P89LPC916FDH
Manufacturer:
ROHM
Quantity:
4 600
Part Number:
P89LPC916FDH
Manufacturer:
ON
Quantity:
17
Part Number:
P89LPC916FDH
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
P89LPC915_916_917_5
Product data sheet
8.26.6 ICP
8.26.7 IAP-Lite
8.26.8 Power-on reset code execution
8.26.9 Hardware activation of the alternate code
8.27 User configuration bytes
ICP is performed without removing the microcontroller from the system. The ICP facility
consists of internal hardware resources to facilitate remote programming of the
P89LPC915/916/917 through a two-wire serial interface. The NXP ICP facility has made
in-circuit programming in an embedded application—using commercially available
programmers—possible with a minimum of additional expense in components and circuit
board area. The ICP function uses five pins. Only a small connector needs to be available
to interface your application to a commercial programmer in order to use this feature.
Additional details may be found in the P89LPC915/916/917 User’s Manual .
IAP-Lite is performed in the application under the control of the microcontroller’s firmware.
The IAP facility consists of internal hardware resources to facilitate programming and
erasing. The IAP-Lite operations are accomplished through the use of four SFRs
consisting of a control/status register, a data register, and two address registers.
Additional details may be found in the P89LPC915/916/917 User’s Manual .
The P89LPC915/916/917 contains two special flash elements: the Boot Vector and the
Boot Status bit. Following reset, the P89LPC915/916/917 examines the contents of the
Boot Status bit. If the Boot Status bit is set to zero, power-up execution starts at location
0000H, which is the normal start address of the user’s application code. When the Boot
Status bit is set to a value other than zero, the contents of the Boot Vector are used as the
high byte of the execution address and the low byte is set to 00H.
Table 13
do not contain a factory bootloader, the Boot Vector and Status bit do provide a
mechanism for an alternate code execution at reset.
Table 13.
The alternate code execution address can be forced during a power-on sequence (see the
P89LPC915/916/917 User’s Manual for specific information). This has the same effect as
having a non-zero status byte. This allows an application to be built that will normally
execute user code starting at address 0000H but can be manually forced into executing
from an alternated address using the Boot Vector. After programming the flash, the status
byte should be programmed to zero in order to allow execution of the user’s application
code beginning at address 0000H.
Some user-configurable features of the P89LPC915/916/917 must be defined at power-up
and therefore cannot be set by the program after start of execution. These features are
configured through the use of the flash byte UCFG1. Please see the P89LPC915/916/917
User’s Manual for additional details.
Device
P89LPC915
P89LPC916
P89LPC917
shows the factory default Boot Vector setting for this device. While these devices
Default boot vector and Status bit values
Rev. 05 — 15 December 2009
8-bit microcontrollers with accelerated two-clock 80C51 core
Default boot vector
00H
00H
00H
P89LPC915/916/917
Default Status bit
0
0
0
© NXP B.V. 2009. All rights reserved.
52 of 75

Related parts for P89LPC916FDH