HS1-3282-8 Intersil, HS1-3282-8 Datasheet - Page 5

no-image

HS1-3282-8

Manufacturer Part Number
HS1-3282-8
Description
IC,LINE TRANSCEIVER,CMOS,1 DRIVER,2 RCVR,DIP,40PIN,CERAMIC
Manufacturer
Intersil
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HS1-3282-8
Manufacturer:
HARRIS
Quantity:
97
Part Number:
HS1-3282-8
Manufacturer:
TI
Quantity:
1 150
Part Number:
HS1-3282-8
Manufacturer:
INTERS
Quantity:
382
Part Number:
HS1-3282-8*
Manufacturer:
DDC
Quantity:
2
Operational Description
The HS-3282 is designed to support ARINC Specification
429 and other serial data protocols that use a similar format
by collecting the receiving, transmitting, synchronizing,
timing and parity functions on a single, low power LSl circuit.
It goes beyond the ARlNC requirements by providing for
either odd or even parity, and giving the user a choice of
either 25 or 32-bit word lengths. The receiver and transmitter
sections operate independently of each other. The serial-to-
parallel conversion required of the receiver and the parallel-
to-serial conversion requirements of the transmitter have
been incorporated into the bus interface circuit.
Control Word
ARlNC 429 DATA FORMAT as input to the Receiver and
output from the Transmitter is as follows:
PIN NAME
BD05
BD06
BD07
BD08
BD09
BD10
BD11
BD12
BD13
BD14
BD15
TABLE 1. ARINC 429 32-BIT DATA FORMAT
ARINC BIT #
12 - 27
30, 31
9 - 10
1 - 8
SYMBOL
11
28
29
32
SDENB1
SDENB2
RCVSEL
SLFTST
PARCK
WLSEL
TXSEL
X1
Y1
X2
Y2
Connects the self test signal from the transmitter directly to the receiver shift registers, bypassing the input
receivers. Receiver 1 receives Data True and Receiver 2 receives Data Not. Note that the transmitter output
remains active. (Logic “0” on SLFTST Enables Self Test).
Signal to Activate the Source/Destination (S/D) Decoder for Receiver 1. (Logic “1” activates S/D Decoder).
If SDENB1 = “1” then this bit is compared with ARlNC Data Bit #9. If Y1 also matches (see Y1), the word will be
accepted by the Receiver 1. If SDENB1 = “0” this bit becomes a don’t care.
If SDENBI = “1” then this bit is compared with ARINC Data Bit #10. If X1 also matches (see X1), the word will
be accepted by the Receiver 1. If SDENB1 = “0” this bit becomes a don’t care.
Signal to activate the Source/Destination (S/D) Decoder for Receiver 2. (Logic “1” activates S/D Decoder).
If SDENB2 = “1” then this bit is compared with ARlNC Data Bit #9. If Y2 also matches (see Y2), the word will be
accepted by the Receiver 2. If SDENB2 = “0” this bit becomes a don’t care.
If SDENB2 = “1” then this bit is compared with ARINC Data Bit #10. If X2 also matches (see X2), the word will
be accepted by the Receiver 2. If SDENB2 = “0” this bit becomes a don’t care.
Signal used to invert the transmitter parity bit for test of parity circuits. Logic “0” selects normal odd parity. Logic
“I” selects even parity.
Selects high or low Transmitter data rate. If TXSEL = “0” then transmitter data rate is equal to the clock rate
divided by ten (10). If TXSEL = “1” then transmitter data rate is equal to the clock rate divided by eighty (80).
Selects high or low Receiver data rate. If RCVSEL = “0” then the received data rate should be equal to the clock
rate divided by ten (10), if RCVSEL = “1 “then the received data rate should be equal to the clock rate divided
by eighty (80).
Selects word length. If WLSEL = “0” a 32-bit word format will be selected. If WLSEL = “1” a 25-Bit word format
will be selected.
Parity Status
FUNCTION
SDl or Data
Label
MSB
SSM
Data
Sign
LSB
HS-3282
187
Provisions have been made through the external clock input
to provide data rate flexibility. This requires an external clock
that is 10 times the data rate.
To obtain the flexibility discussed above, a number of
external control signals are required, To reduce the pin
count requirements, an internal control word register is used.
The control word is latched from the data bus into the regis-
ter by the Control Word Strobe (CWSTR) signal going to a
logic “1”. Eleven (11) control functions are used, and along
with the Bus Data (BD) line are listed below:
This format is shuffled when seen on the sixteen bidirec-
tional input/outputs. The format shown below is used from
the receivers and input to the transmitter:
BI-DIRECTIONAL
FUNCTION
15, 14
12, 11
7 - 00
BIT #
10, 9
13
8
TABLE 2A. WORD 1 FORMAT
Parity Status
FUNCTION
SDl or Data
SSM Status
Label
Data
LSB
ARINC BlT #
13, 12
31, 30
10, 9
1 - 8
11
32

Related parts for HS1-3282-8