KSZ8842-16MBL Micrel Inc, KSZ8842-16MBL Datasheet - Page 139

2-Port Ethernet Switch/Repeater + Generic (8, 16-bit) Bus Interface ( )

KSZ8842-16MBL

Manufacturer Part Number
KSZ8842-16MBL
Description
2-Port Ethernet Switch/Repeater + Generic (8, 16-bit) Bus Interface ( )
Manufacturer
Micrel Inc
Datasheet

Specifications of KSZ8842-16MBL

Controller Type
Ethernet Switch Controller
Interface
PCI
Voltage - Supply
3.1 V ~ 3.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-LFBGA
Number Of Primary Switch Ports
2
Internal Memory Buffer Size
32
Operating Supply Voltage (typ)
3.3V
Fiber Support
Yes
Integrated Led Drivers
Yes
Phy/transceiver Interface
MII
Power Supply Type
Analog/Digital
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
3.5V
Operating Supply Voltage (min)
3.1V
Operating Temperature Classification
Commercial
Data Rate
100Mbps
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
576-1635 - BOARD EVALUATION KSZ8842-16MVL576-1634 - BOARD EVALUATION KSZ8842-16MQL
Current - Supply
-
Lead Free Status / RoHS Status
Compliant, Lead free / RoHS Compliant
Other names
576-3076

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KSZ8842-16MBL
Manufacturer:
Micrel
Quantity:
227
Part Number:
KSZ8842-16MBL
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8842-16MBLI
Manufacturer:
Micrel
Quantity:
327
Part Number:
KSZ8842-16MBLI
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8842-16MBLI TR
Manufacturer:
Micrel Inc
Quantity:
10 000
Acronyms and Glossary
BIU
BPDU Bridge Protocol Data Unit
CMOS Complementary Metal Oxide Semiconductor
CRC Cyclic Redundancy Check
Cut-through switch
DA
DMA Direct Memory Access
EEPROM
EISA Extended Industry Standard Architecture
EMI
FCS Frame Check Sequence
FID
IGMP Internet Group Management Protocol
IPG
ISI
ISA
Jumbo Packet
Micrel, Inc.
October 2007
Bus Interface Unit
Destination Address
Electro-Magnetic Interference
Frame or Filter ID
Inter-Packet Gap
Inter-Symbol Interference
Industry Standard Architecture
Electronically Erasable Programmable Read-only Memory
139
The host interface function that performs code conversion, buffering,
and the like required for communications to and from a network.
A packet containing ports, addresses, etc. to make sure data being
passed through a bridged network arrives at its proper destination.
A common semiconductor manufacturing technique in which positive
and negative types of transistors are combined to form a current gate
that in turn forms an effective means of controlling electrical current
through a chip.
A common technique for detecting
Ethernet is 32 bits long.
A switch typically processes received packets by reading in the full
packet (storing), then processing the packet to determine where it
needs to go, then forwarding it. A cut-through switch simply reads in the
first bit of an incoming packet and forwards the packet. Cut-through
switches do not store the packet.
The address to send packets.
A design in which memory on a chip is controlled independently of the
CPU.
A design in which memory on a chip can be erased by exposing it to an
electrical charge.
A
Intel 80386, 80486 or Pentium microprocessor. EISA buses are 32
wide and
A naturally occurring phenomena when the electromagnetic field of one
device disrupts, impedes or degrades the electromagnetic field of
another device by coming into proximity with it. In computer technology,
computer devices are susceptible to EMI because electromagnetic
fields are a byproduct of passing electricity through a wire. Data lines
that have not been properly shielded are susceptible to data corruption
by EMI.
See CRC.
Specifies the frame identifier. Alternately is the filter identifier.
The protocol defined by RFC 1112 for IP multicast transmissions.
A time delay between successive data packets mandated by the
network standard for protocol reasons. In Ethernet, the medium has to
be "silent" (i.e., no data transfer) for a short period of time before a node
can consider the network idle and start to transmit. IPG is used to
correct timing differences between a transmitter and receiver. During
the IPG, no data is transferred, and information in the gap can be
discarded or additions inserted without impact on data integrity.
T
affecting or interfering with each other.
A bus architecture used in the IBM PC/XT and
A packet larger than the standard Ethernet packet (1500 bytes). Large
packet sizes allow for more efficient use of bandwidth, lower overhead,
less processing, etc.
he disruption of transmitted code caused by adjacent pulses
bus architecture
support multiprocessing
designed for
KSZ8842-16/32 MQL/MVL/MVLI/MBL
PCs
data
.
using 80x86 processors, or an
transmission errors
PC/AT
M9999-102207-1.9
.
. CRC for
bits

Related parts for KSZ8842-16MBL