ISP1505ABS STEricsson, ISP1505ABS Datasheet - Page 34

no-image

ISP1505ABS

Manufacturer Part Number
ISP1505ABS
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1505ABS

Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1505ABS
Manufacturer:
NXP
Quantity:
13
Company:
Part Number:
ISP1505ABS
Quantity:
3 800
Part Number:
ISP1505ABSUM
Manufacturer:
ST
0
NXP Semiconductors
ISP1505A_ISP1505C_3
Product data sheet
9.10.1 Full-speed and low-speed host-initiated suspend and resume
9.10 USB suspend and resume
Figure 14
suspend and sometime later initiates resume signaling to wake up the downstream
peripheral. Note that
LINESTATE updates.
The sequence of events for a host and a peripheral, both with ISP1505, is as follows:
1. Idle: Initially, the host and the peripheral are idle. The host has its 15 k pull-down
2. Suspend: When the peripheral sees no bus activity for 3 ms, it enters the suspend
3. Resume K: When the host wants to wake up the peripheral, it sets OPMODE[1:0] to
4. EOP: When STP is asserted, the ISP1505 on the host side automatically appends an
Fig 13. Preamble sequence
DATA[7:0]
resistors enabled (DP_PULLDOWN and DM_PULLDOWN are set to 1b) and 45
terminations disabled (TERMSELECT is set to 1b). The peripheral has the 1.5 k
pull-up resistor connected to DP for full-speed or DM for low-speed (TERMSELECT is
set to 1b).
state. The peripheral link places the PHY into low-power mode by clearing the
SUSPENDM bit in the Function Control register, causing the PHY to draw only
suspend current. The host may or may not be powered down.
10b and transmits a K for at least 20 ms. The peripheral link sees the resume K on
LINESTATE, and asserts STP to wake up the PHY.
EOP of two bits of SE0 at low-speed bit rate, followed by one bit of J. The ISP1505 on
the host side knows to add the EOP because DP_PULLDOWN and DM_PULLDOWN
are set to 1b for a host. After the EOP is completed, the host link sets OPMODE[1:0]
to 00b for normal operation. The peripheral link sees the EOP and also resumes
normal operation.
DP or DM
CLOCK
NXT
STP
DIR
DP and DM timing is not to scale.
illustrates how a host or a hub places a full-speed or low-speed peripheral into
Figure 14
Rev. 03 — 26 August 2008
FS SYNC
TXCMD (low-speed packet ID)
timing is not to scale, and does not show all RXCMD
PRE ID
FS
IDLE (min
4 FS bits)
ULPI HS USB host and peripheral transceiver
ISP1505A; ISP1505C
LS SYNC
D0
LS PID
D1
LS D0
© NXP B.V. 2008. All rights reserved.
LS D1
004aaa714
33 of 75

Related parts for ISP1505ABS