SAF7118EHV1 NXP Semiconductors, SAF7118EHV1 Datasheet - Page 165

no-image

SAF7118EHV1

Manufacturer Part Number
SAF7118EHV1
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SAF7118EHV1

Screening Level
Industrial
Package Type
HBGA
Pin Count
156
Lead Free Status / RoHS Status
Compliant
NXP Semiconductors
SAF7118_4
Product data sheet
19.2 Issue 2: Forced odd/even toggle option, enabled by bit FOET = 1
19.3 Issue 3: Errors with horizontal lock when using bit HLNRS (I
(I
properly
Background (how it should work):
Setting FOET = 1 is intended to make the odd/even output signal toggle fieldwise even if
the video source is of non-interlace type.
Anomaly description:
Although with a non-interlaced input the odd/even output signal toggles as desired, the
odd/even output signal might be just inverted (50 % likelihood), when the input signal is
changed to interlaced when FOET = 1.
Impact:
It cannot be assured that the generated odd/even sequence fits to the field sequence of
an interlaced input signal with activated FOET. Thus, in a succeeding processing, the two
field sequence of interlaced video could be swapped, resulting in a jaggy picture.
Workaround:
A continuous read on bit INTL (I
recognizes interlaced signals (FOET = 1 not allowed) and non-interlaced signals
(FOET = 1 is allowed) and FOET must be programmed depending on the state of INTL.
Alternatively, it always should be FOET = 0.
control signal, bit D6 of subaddress 03h)
Background (how it should work):
If horizontal lock is not possible because of very special input signals (like 250 kHz black
and white bars), HLNRS = 1 should enable to clamp to a mid range level (0.5 V) of the
input signal and a fast time constant AGC should increase signal amplitude to ADC input
range in order to force the horizontal PLL to lock. After horizontal PLL locking, AGC will be
switched to normal AGC time constant and a digitally controlled clamp circuit replaces the
‘clamp to a mid range level’ function automatically.
Anomaly description:
With HLNRS = 1, HOLDG = 0 and GAFIX = 0 in combination with unlocked horizontal
PLL, the video AGC is frozen to a small gain value.
Impact:
With gain reduced to a worst case minimum of 3 dB, it might happen that the digital sync
slicing threshold never is being reached and thus the horizontal PLL never gets locked.
Workaround:
HLNRS never should be set to logic 1 when the AGC is activated.
2
C-bus control signal, bit D5 of subaddress 08h) does not work
Rev. 04 — 4 July 2008
Multistandard video decoder with adaptive comb filter
2
C-bus control signal, bit D7 of subaddress 1Fh)
SAF7118
© NXP B.V. 2008. All rights reserved.
2
C-bus
165 of 175

Related parts for SAF7118EHV1