MC908AP32CFBE Freescale, MC908AP32CFBE Datasheet - Page 117

no-image

MC908AP32CFBE

Manufacturer Part Number
MC908AP32CFBE
Description
Manufacturer
Freescale
Datasheet

Specifications of MC908AP32CFBE

Cpu Family
HC08
Device Core Size
8b
Frequency (max)
8MHz
Interface Type
SCI/SPI
Total Internal Ram Size
2KB
# I/os (max)
32
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
2.7V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
44
Package Type
PQFP
Program Memory Type
Flash
Program Memory Size
32KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC908AP32CFBE
Manufacturer:
Freescale
Quantity:
6
Part Number:
MC908AP32CFBE
Manufacturer:
FREESCALE
Quantity:
5 000
Part Number:
MC908AP32CFBE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC908AP32CFBE
Manufacturer:
FREESCALE
Quantity:
5 000
Part Number:
MC908AP32CFBE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC908AP32CFBE
Quantity:
96
Part Number:
MC908AP32CFBER
Manufacturer:
FREESCALE
Quantity:
5 000
Part Number:
MC908AP32CFBER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
8.3.1 Entering Monitor Mode
Table 8-1
may be entered after a POR and will allow communication at 9600 baud provided one of the following
sets of conditions is met:
If V
frequency is a divide-by-two of the input clock. If PTB0 is high with V
mode entry, the bus frequency will be a divide-by-four of the input clock. Holding the PTB0 pin low when
entering monitor mode causes a bypass of a divide-by-two stage at the oscillator only if V
to IRQ1. In this event, the CGMOUT frequency is equal to the CGMXCLK frequency, and the OSC1 input
directly generates internal bus clocks. In this case, the OSC1 signal must have a 50% duty cycle at
maximum bus frequency.
If entering monitor mode without high voltage on IRQ1 (above condition set 2, where applied voltage is
either V
selection, are not in effect. This is to reduce circuit requirements when performing in-circuit programming.
The COP module is disabled in monitor mode based on these conditions:
The second condition states that as long as V
mode, or if V
to IRQ1), then the COP will be disabled. In the latter situation, after V
can be removed from the IRQ1 pin in the interest of freeing the IRQ1 for normal functionality in monitor
mode.
Figure 8-2
V
9600, as the internal bus frequency is automatically set to the external frequency divided by four.
Freescale Semiconductor
DD
1. If $FFFE and $FFFF do not contain $FF (programmed state):
2. If $FFFE and $FFFF both contain $FF (erased state):
3. If $FFFE and $FFFF both contain $FF (erased state):
TST
voltage is applied to the IRQ1 pin. An external oscillator of 9.8304 MHz is required for a baud rate of
If monitor mode was entered as a result of the reset vector being blank (above condition set 2 or 3),
the COP is always disabled regardless of the state of IRQ1 or RST.
If monitor mode was entered with V
as V
is applied to IRQ1 and PTB0 is low upon monitor mode entry (above condition set 1), the bus
DD
shows the pin conditions for entering monitor mode. As specified in the table, monitor mode
The external clock is 4.9152 MHz with PTB0 low or 9.8304 MHz with PTB0 high
IRQ1 = V
The external clock is 9.8304 MHz
IRQ1 = V
The external clock is 32.768 kHz (crystal)
IRQ1 = V
frequency of 2.4576 MHz
), then all port A pin requirements and conditions, including the PTB0 frequency divisor
shows a simplified diagram of the monitor mode entry when the reset vector is blank and just
TST
TST
If the reset vector is blank and monitor mode is entered, the chip will see an
additional reset cycle after the initial POR reset. Once the part has been
programmed, the traditional method of applying a voltage, V
must be used to enter monitor mode.
is applied to either IRQ1 or RST.
is applied to RST after the initial reset to get into monitor mode (when V
TST
DD
SS
(this setting initiates the PLL to boost the external 32.768 kHz to an internal bus
(this can be implemented through the internal IRQ1 pullup
MC68HC908AP Family Data Sheet, Rev. 4
TST
on IRQ1 (condition set 1), then the COP is disabled as long
TST
NOTE
is maintained on the IRQ1 pin after entering monitor
TST
TST
applied to IRQ1 upon monitor
is applied to the RST pin, V
TST
, to IRQ1
Functional Description
TST
TST
was applied
is applied
TST
117

Related parts for MC908AP32CFBE