PSB21373HV11XT Infineon Technologies, PSB21373HV11XT Datasheet - Page 222

no-image

PSB21373HV11XT

Manufacturer Part Number
PSB21373HV11XT
Description
Manufacturer
Infineon Technologies
Type
PCMr
Datasheet

Specifications of PSB21373HV11XT

Number Of Channels
1
Number Of Adc's
1
Number Of Dac's
1
Number Of Adc Inputs
1
Pin Count
44
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant
7.4.13
The programming of the CRAM Control Register (CCR) and the CRAM Status Register
(CSR) is intended for a back-up procedure for the direct access to individual CRAM
coefficients. A detailed description can be found in chapter 4.8.2.1.
CRAM Status Register (CSR)
Value after reset: 00
CCR
DCA
Read-back of the programmed value
BSYB
0: Momentary there is no transfer of CRAM data to the temporary area running. CRAM
1: Transfer of the CRAM block <CBADR> is running. CRAM access via microcontroller
CBADR
Read-back of the programmed value
CRAM Control Register (CCR)
Value after reset: 00
CCR
DCA
0: The normal CRAM area (80
1: The temporary CRAM area (coefficient block with 8 bytes corresponding to the
SBP
0: No back-up is initiated
1: A transition to SBP = ’1’ starts the back-up of the CRAM block <CBADR> into the
Data Sheet
access via microcontroller interface is possible
interface is not allowed
COP_x sequences) is accessed by the codec DSP. The switching to the temporary
CRAM block happens as soon as the transfer of the block has completed (BSYB = ’0’)
temporary CRAM area
7
7
CRAM Control (CCR) and Status (CSR) Register
0
0
... DSP CRAM Access
... Busy Back-up Procedure
... CRAM Block Address
... DSP CRAM Access
... Start Back-up Procedure
H
H
0
0
DCA BSYB
DCA
H
tp FF
SBP
H
) is accessed by the codec DSP
222
CBADR
CBADR
0
0
PSB 21373
2002-05-13
WR (6F
RD (6F
H
H
)
)

Related parts for PSB21373HV11XT