M41T81SMY6E STMicroelectronics, M41T81SMY6E Datasheet - Page 11

IC RTC SER W/ALARMS 18-SOIC

M41T81SMY6E

Manufacturer Part Number
M41T81SMY6E
Description
IC RTC SER W/ALARMS 18-SOIC
Manufacturer
STMicroelectronics
Type
Clock/Calendar/Alarmr
Datasheet

Specifications of M41T81SMY6E

Memory Size
20B
Time Format
HH:MM:SS:hh (24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
18-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
M41T81S
READ mode
Note:
Figure 5.
Figure 6.
In this mode the master reads the M41T81S slave after setting the slave address (see
Figure 8 on page
bit, the word address 'An' is written to the on-chip address pointer. Next the START condition
and slave address are repeated followed by the READ mode control bit (R/W=1). At this
point the master transmitter becomes the master receiver. The data byte which was
addressed will be transmitted and the master receiver will send an acknowledge bit to the
slave transmitter. The address pointer is only incremented on reception of an acknowledge
clock. The M41T81S slave transmitter will now place the data byte at address An+1 on the
bus, the master receiver reads and acknowledges the new byte and the address pointer is
incremented to “An+2.”
This cycle of reading consecutive addresses will continue until the master receiver sends a
STOP condition to the slave transmitter.
The system-to-user transfer of clock data will be halted whenever the address being read is
a clock address (00h to 07h). The update will resume due to a stop condition or when the
pointer increments to any non-clock address (08h-13h).
This is true both in READ mode and WRITE mode.
SCL FROM
MASTER
DATA OUTPUT
BY TRANSMITTER
DATA OUTPUT
BY RECEIVER
CLOCK
DATA
CONDITION
Serial bus data transfer sequence
Acknowledgement sequence
START
12). Following the WRITE mode control bit (R/W=0) and the acknowledge
START
MSB
1
Doc ID 10773 Rev 6
DATA VALID
DATA LINE
STABLE
DATA ALLOWED
CHANGE OF
2
LSB
8
ACKNOWLEDGEMENT
CLOCK PULSE FOR
CONDITION
STOP
9
Operation
AI00601
AI00587
11/32

Related parts for M41T81SMY6E