CS43L22-CNZ Cirrus Logic Inc, CS43L22-CNZ Datasheet - Page 31

IC DAC W/HDPN & SPKR AMPS 40QFN

CS43L22-CNZ

Manufacturer Part Number
CS43L22-CNZ
Description
IC DAC W/HDPN & SPKR AMPS 40QFN
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS43L22-CNZ

Package / Case
40-QFN
Number Of Bits
24
Data Interface
Serial
Number Of Converters
1
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Conversion Rate
96 KSPS
Resolution
24 bit
Interface Type
Serial
Operating Supply Voltage
1.8 V or 2.5 V
Operating Temperature Range
+ 85 C
Mounting Style
SMD/SMT
Number Of Dac Outputs
2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1529 - BOARD EVAL FOR CS43L22
Power Dissipation (max)
-
Settling Time
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1650

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS43L22-CNZ
Manufacturer:
CRYSTAL
Quantity:
170
Part Number:
CS43L22-CNZ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS43L22-CNZR
Manufacturer:
CIRRUSLOG
Quantity:
1 183
DS792F2
4.7.1
4.8
4.9
4.10
LRCK
SCLK
SDIN
Initialization
The CS43L22 enters a Power-Down state upon initial power-up. The interpolation and decimation filters,
delta-sigma and PWM modulators and control port registers are reset. The internal voltage reference, and
switched-capacitor low-pass filters are powered down.
The device will remain in the Power-Down state until the RESET pin is brought high. The control port is ac-
cessible once RESET is high and the desired register settings can be loaded per the interface descriptions
in the
Once MCLK is valid, the quiescent voltage, VQ, and the internal voltage reference, FILT+, will begin power-
ing up to normal operation. The charge pump slowly powers up and charges the capacitors. Power is then
applied to the headphone amplifiers and switched-capacitor filters, and the analog/digital outputs enter a mut-
ed state. Once LRCK is valid, MCLK occurrences are counted over one LRCK period to determine the
MCLK/LRCK frequency ratio and normal operation begins.
Recommended Power-Up Sequence
1. Hold RESET low until the power supplies are stable.
2. Bring RESET high.
3. The default state of the “Power Ctl. 1” register (0x02) is 0x01. Load the desired register settings while
4. Load the required initialization settings listed in
5. Apply MCLK at the appropriate frequency, as discussed in
6. Set the “Power Ctl 1” register (0x02) to 0x9E.
7. Bring RESET low if the analog or digital supplies drop below the recommended operating condition to
Recommended Power-Down Sequence
To minimize audible pops when turning off or placing the DAC in standby,
1. Mute the DAC’s and PWM outputs.
2. Disable soft ramp and zero cross volume transitions.
3. Set the “Power Ctl 1” register (0x02) to 0x9F.
DSP Mode
In DSP Mode, the LRCK acts as a frame sync for 2 data-packed words (left and right channel) input on
SDIN. The MSB is input on the first SCLK rising edge after the frame sync rising edge. The right channel
immediately follows the left channel.
keeping the “Power Ctl 1” register set to 0x01.
master at any time; LRCK may only be applied or set to master while the PDN bit is set to 1.
prevent power glitch related issues.
“Register Description” on page
L S B
M S B
Audio Word Length (AWL)
L eft C h a n n el
HP/LINE OUTA
Figure 15. DSP Mode Format)
37.
Confidential Draft
3/4/10
L S B
Section
1/fs
M S B
4.11.
Section
R ig ht C h a n n el
HP/LINE OUTB
4.6. SCLK may be applied or set to
CS43L22
L S B M S B
31

Related parts for CS43L22-CNZ