EPM570ZM256C6N Altera, EPM570ZM256C6N Datasheet - Page 34

IC MAX IIZ CPLD 570 LE 256-MBGA

EPM570ZM256C6N

Manufacturer Part Number
EPM570ZM256C6N
Description
IC MAX IIZ CPLD 570 LE 256-MBGA
Manufacturer
Altera
Series
MAX® IIr
Datasheets

Specifications of EPM570ZM256C6N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
9.0ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
570
Number Of Macrocells
440
Number Of I /o
160
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
256-MBGA
Voltage
1.8V
Memory Type
FLASH
Number Of Logic Elements/cells
570
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Other names
544-2453

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM570ZM256C6N
Manufacturer:
ALTERA
Quantity:
736
Part Number:
EPM570ZM256C6N
Manufacturer:
Altera
Quantity:
10 000
2–26
Figure 2–21. Column I/O Block Connection to the Interconnect
Note to
(1) Each of the four IOEs in the column I/O block can have one data_out or fast_out output, one OE output, and one data_in input.
I/O Standards and Banks
MAX II Device Handbook
Figure
Local Interconnect
2–21:
I/O Block
LAB Local
Interconnect
Figure 2–21
MAX II device IOEs support the following I/O standards:
R4 Interconnects
3.3-V LVTTL/LVCMOS
2.5-V LVTTL/LVCMOS
1.8-V LVTTL/LVCMOS
1.5-V LVCMOS
3.3-V PCI
data_out
C4 Interconnects
[3..0]
shows how a column I/O block connects to the logic array.
LAB
4
[3..0]
OE
4
Column I/O Block
Interconnect
LAB Local
Interconnect
fast_out
Fast I/O
(Note 1)
[3..0]
Path
LAB
4
LAB Column
Clock [3..0]
4
data_in
[3..0]
C4 Interconnects
© October 2008 Altera Corporation
Column I/O
Block Contains
Up To 4 IOEs
LAB Local
Interconnect
Chapter 2: MAX II Architecture
LAB
I/O Structure

Related parts for EPM570ZM256C6N