EP2S30F672C3N Altera, EP2S30F672C3N Datasheet - Page 79

IC STRATIX II FPGA 30K 672-FBGA

EP2S30F672C3N

Manufacturer Part Number
EP2S30F672C3N
Description
IC STRATIX II FPGA 30K 672-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S30F672C3N

Number Of Logic Elements/cells
33880
Number Of Labs/clbs
1694
Total Ram Bits
1369728
Number Of I /o
500
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
No. Of Macrocells
33880
Family Type
Stratix II
No. Of I/o's
500
Clock Management
DLL, PLL
I/o Supply Voltage
3.6V
Operating Frequency Max
550MHz
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-1896
EP2S30F672C3N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S30F672C3N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP2S30F672C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S30F672C3N
Manufacturer:
ALTERA
0
Part Number:
EP2S30F672C3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S30F672C3N
0
Figure 2–46. Stratix II IOE Structure
Altera Corporation
May 2007
Logic Array
Output B
Output A
Input B
Input A
OE
Output Register
Output Register
The IOEs are located in I/O blocks around the periphery of the Stratix II
device. There are up to four IOEs per row I/O block and four IOEs per
column I/O block. The row I/O blocks drive row, column, or direct link
interconnects. The column I/O blocks drive column interconnects.
Figure 2–47
Figure 2–48
D
D
Q
Q
shows how a row I/O block connects to the logic array.
shows how a column I/O block connects to the logic array.
CLK
OE Register
OE Register
D
D
Q
Q
Stratix II Device Handbook, Volume 1
Input Register
Input Register
D
D
Q
Q
Input Latch
D
ENA
Stratix II Architecture
Q
2–71

Related parts for EP2S30F672C3N