EP1AGX90EF1152I6N Altera, EP1AGX90EF1152I6N Datasheet - Page 117

IC ARRIA GX FPGA 90K 1152FBGA

EP1AGX90EF1152I6N

Manufacturer Part Number
EP1AGX90EF1152I6N
Description
IC ARRIA GX FPGA 90K 1152FBGA
Manufacturer
Altera
Series
Arria GXr
Datasheet

Specifications of EP1AGX90EF1152I6N

Number Of Logic Elements/cells
90220
Number Of Labs/clbs
4511
Total Ram Bits
4477824
Number Of I /o
538
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1152-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2387

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1AGX90EF1152I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1AGX90EF1152I6N
Manufacturer:
ALTERA
0
Chapter 3: Configuration and Testing
Configuration
Configuration Schemes
Table 3–4. Arria GX Configuration Features (Part 1 of 2)
© December 2009 Altera Corporation
FPP
AS
PS
PPA
Configuration Scheme
f
f
V
on-the-fly or during a reconfiguration. The V
and must be hard-wired to V
1.8-V/1.5-V input buffer, and a logic low selects the 3.3-V/2.5-V input buffer. V
should be set to comply with the logic levels driven out of the configuration device or
MAX II microprocessor.
If the design must support configuration input voltages of 3.3 V/2.5 V, set V
logic low. You can set the V
inputs to any supported voltage. If the design must support configuration input
voltages of 1.8 V/1.5 V, set V
contains the configuration inputs to 1.8 V/1.5 V.
For more information about multi-volt support, including information about using
TDO and nCEO in multi-volt systems, refer to the
You can load the configuration data for an Arria GX device with one of five
configuration schemes (refer to
application. You can use a configuration device, intelligent controller, or the JTAG
port to configure an Arria GX device. A configuration device can automatically
configure an Arria GX device at system power up.
You can configure multiple Arria GX devices in any of the five configuration schemes
by connecting the configuration enable (nCE) and configuration enable output (nCEO)
pins on each device. Arria GX FPGAs offer the following:
Table 3–4
For more information about configuration schemes in Arria GX devices, refer to the
Configuring Arria GX Devices
CCSEL
Configuration data decompression to reduce configuration file storage
Remote system upgrades for remotely updating Arria GX designs
MAX II device or microprocessor
and flash device
Enhanced configuration device
Serial configuration device
MAX II device or microprocessor
and flash device
Enhanced configuration device
Download cable
MAX II device or microprocessor
and flash device
is sampled during power up. Therefore, the V
Configuration Method
lists which configuration features can be used in each configuration scheme.
(4)
CCIO
C CPD
CCSEL
chapter.
voltage of the I/O bank that contains the configuration
Table
or ground. A logic high V
to a logic high and the V
3–4), chosen on the basis of the target
Decompression
CCSEL
v
v
v
v
v
v
(1)
(2)
Arria GX Architecture
input buffer is powered by V
CCSEL
setting cannot change
CC SEL
Arria GX Device Handbook, Volume 1
CCIO
Remote System Upgrade
connection selects the
of the bank that
v
chapter.
v
v
v
v
v
(3)
CCSEL
CCINT
CCSEL
to a
3–5

Related parts for EP1AGX90EF1152I6N