EP1S60F1020C6 Altera, EP1S60F1020C6 Datasheet - Page 129

no-image

EP1S60F1020C6

Manufacturer Part Number
EP1S60F1020C6
Description
IC STRATIX FPGA 60K LE 1020-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S60F1020C6

Number Of Logic Elements/cells
57120
Number Of Labs/clbs
5712
Total Ram Bits
5215104
Number Of I /o
773
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1433
EP1S60F1020C6

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S60F1020C6
Manufacturer:
ALTERA
Quantity:
745
Part Number:
EP1S60F1020C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S60F1020C6
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1S60F1020C6
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1S60F1020C6
Manufacturer:
ALTERA
0
Part Number:
EP1S60F1020C6
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S60F1020C6/C7
Manufacturer:
ALTERA
0
Part Number:
EP1S60F1020C6N
Manufacturer:
ALTERA
Quantity:
1 238
Part Number:
EP1S60F1020C6N
Manufacturer:
ALTERA
Quantity:
94
Part Number:
EP1S60F1020C6N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Figure 2–68. Output Timing Diagram in DDR Mode
Altera Corporation
July 2005
From Internal
Registers
DDR output
f
CLK
A
B
The Stratix IOE operates in bidirectional DDR mode by combining the
DDR input and DDR output configurations. Stratix device I/O pins
transfer data on a DDR bidirectional bus to support DDR SDRAM. The
negative-edge-clocked OE register holds the OE signal inactive until the
falling edge of the clock. This is done to meet DDR SDRAM timing
requirements.
External RAM Interfacing
Stratix devices support DDR SDRAM at up to 200 MHz (400-Mbps data
rate) through dedicated phase-shift circuitry, QDR and QDRII SRAM
interfaces up to 167 MHz, and ZBT SRAM interfaces up to 200 MHz.
Stratix devices also provide preliminary support for reduced latency
DRAM II (RLDRAM II) at rates up to 200 MHz through the dedicated
phase-shift circuitry.
1
To find out more about the DDR SDRAM specification, see the JEDEC
web site (www.jedec.org). For information on memory controller
megafunctions for Stratix devices, see the Altera web site
(www.altera.com). See AN 342: Interfacing DDR SDRAM with Stratix &
Stratix GX Devices for more information on DDR SDRAM interface in
Stratix. Also see AN 349: QDR SRAM Controller Reference Design for
Stratix & Stratix GX Devices and AN 329: ZBT SRAM Controller Reference
Design for Stratix & Stratix GX Devices.
In addition to the required signals for external memory
interfacing, Stratix devices offer the optional clock enable signal.
By default the Quartus II software sets the clock enable signal
high, which tells the output register to update with new values.
The output registers hold their own values if the design sets the
clock enable signal low. See
A1
B1
B1
A2
B2
A1
B2
A3
B3
A2
B3
A4
B4
Figure
Stratix Device Handbook, Volume 1
A3
2–64.
Stratix Architecture
2–115

Related parts for EP1S60F1020C6