CS42436-DMZ Cirrus Logic Inc, CS42436-DMZ Datasheet - Page 29

IC CODEC 108DB 192KHZ 52-MQFP

CS42436-DMZ

Manufacturer Part Number
CS42436-DMZ
Description
IC CODEC 108DB 192KHZ 52-MQFP
Manufacturer
Cirrus Logic Inc
Type
Audio Codecr
Datasheet

Specifications of CS42436-DMZ

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
6 / 6
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
105 / 108 (Differential), 102 / 105 (Single-Ended)
Voltage - Supply, Analog
3.14 V ~ 5.25 V
Voltage - Supply, Digital
3.14 V ~ 3.47 V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
52-MQFP, 52-PQFP
Audio Codec Type
Stereo
No. Of Adcs
6
No. Of Dacs
6
No. Of Input Channels
6
No. Of Output Channels
6
Adc / Dac Resolution
24bit
Sampling Rate
200kSPS
Ic Interface Type
I2C
Package
52MQFP
Adc/dac Resolution
24 Bit
Number Of Channels
6ADC /6 DAC
Number Of Dacs
6
Operating Supply Voltage
3.3|5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
598-1613

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42436-DMZ
Manufacturer:
CIRRUS
Quantity:
488
Part Number:
CS42436-DMZ
Manufacturer:
CRYSTAL
Quantity:
160
Part Number:
CS42436-DMZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS42436-DMZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
DS647F2
5.2.3
5.2.4
5.2.5
5.2.5.1
The high pass filters for ADC1 and ADC2 are permanently enabled in Hardware Mode.
filter for ADC3 is enabled by driving the ADC3_HPF (pin 4) high.
5.2.5.2
The high-pass filter for ADC1/ADC2 can be enabled and disabled.
be independently enabled and disabled.
bit in the register
Hardware Mode
Single-Ended Mode is selected using a pull-up on the ADC_SDOUT/ADC3_SINGLE pin during startup.
Analog input selection is then made via the AINx_MUX pins. See
Refer to
Software Mode
Single-Ended Mode is selected using the ADC3_SINGLE bit. Analog input selection is then made via the
AINx_MUX bits. See register
lections. Refer to
High-Pass Filter and DC Offset Calibration
The high-pass filter continuously subtracts a measure of the DC offset from the output of the decimation
filter. If the high-pass filter is disabled during normal operation, the current value of the DC offset for the
corresponding channel is frozen and this DC offset will continue to be subtracted from the conversion re-
sult. This feature makes it possible to perform a system DC offset calibration by:
1. Running the CS42436 with the high-pass filter enabled until the filter settles. See the Digital Filter
2. Disabling the high-pass filter and freezing the stored DC offset.
Characteristics for filter settling time.
Figure 10 on page 28
Hardware Mode
Software Mode
47 kΩ Pull-down
47 kΩ Pull-up
47 kΩ Pull-up
47 kΩ Pull-down
47 kΩ Pull-up
47 kΩ Pull-up
ADC_SDOUT
ADC_SDOUT
“ADC Control & DAC De-Emphasis (Address 05h)” on page
Figure 11 on page 31
Configuration Setting
(pin 13)
Configuration Setting
(pin 13)
Table 3. AIN5 Analog Input Selection
Table 4. AIN6 Analog Input Selection
“ADC Control & DAC De-Emphasis (Address 05h)” on page 44
for the internal ADC3 analog input topology.
AIN5_MUX
AIN6_MUX
(pin 1)
(pin 2)
High
High
Low
Low
X
X
for the internal ADC3 analog input topology.
The high-pass filters are controlled using the HPF_FREEZE
AIN5A Input (pin 50)
AIN5B Input (pin 49)
AIN5A Input (pin 52)
AIN5B Input (pin 51)
Differential Input (pins 50 & 49)
Differential Input (pins 52 & 51)
AIN5 Input Selection
AIN6 Input Selection
The high pass filter for ADC3 can
Tables 3-4
44.
for ADC3 set-up options.
The high pass
CS42436
for all bit se-
29

Related parts for CS42436-DMZ