CS42436-DMZ Cirrus Logic Inc, CS42436-DMZ Datasheet - Page 30

IC CODEC 108DB 192KHZ 52-MQFP

CS42436-DMZ

Manufacturer Part Number
CS42436-DMZ
Description
IC CODEC 108DB 192KHZ 52-MQFP
Manufacturer
Cirrus Logic Inc
Type
Audio Codecr
Datasheet

Specifications of CS42436-DMZ

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
6 / 6
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
105 / 108 (Differential), 102 / 105 (Single-Ended)
Voltage - Supply, Analog
3.14 V ~ 5.25 V
Voltage - Supply, Digital
3.14 V ~ 3.47 V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
52-MQFP, 52-PQFP
Audio Codec Type
Stereo
No. Of Adcs
6
No. Of Dacs
6
No. Of Input Channels
6
No. Of Output Channels
6
Adc / Dac Resolution
24bit
Sampling Rate
200kSPS
Ic Interface Type
I2C
Package
52MQFP
Adc/dac Resolution
24 Bit
Number Of Channels
6ADC /6 DAC
Number Of Dacs
6
Operating Supply Voltage
3.3|5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
598-1613

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42436-DMZ
Manufacturer:
CIRRUS
Quantity:
488
Part Number:
CS42436-DMZ
Manufacturer:
CRYSTAL
Quantity:
160
Part Number:
CS42436-DMZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS42436-DMZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
30
5.3
5.3.1
5.3.2
Analog Outputs
Initialization
The initialization and Power-Down sequence flow chart is shown in
enters a power-down state upon initial power-up. The interpolation and decimation filters, delta-sigma
modulators and control port registers are reset. The internal voltage reference, multi-bit digital-to-analog
and analog-to-digital converters and switched-capacitor low-pass filters are powered down.
The device remains in the power-down state until the RST pin is brought high. The control port is acces-
sible once RST is high, and the desired register settings can be loaded per the interface descriptions in
the
pins must be set up before RST is brought high. All features will default to the Hardware Mode defaults
as listed in
VQ will quickly charge to VA/2 upon initial power up. Once MCLK is valid and the PDN bit is set to ‘0’b,
the internal voltage reference, FILT+, will ramp up to approximately VA. Power is applied to the D/A con-
verters and switched-capacitor filters, and the analog outputs are clamped to the quiescent voltage, VQ.
Once LRCK is valid, MCLK occurrences are counted over one LRCK period to determine the MCLK/LRCK
frequency ratio. After an approximate 2000 sample period delay, normal operation begins.
Line-Level Outputs and Filtering
The CS42436 contains on-chip buffer amplifiers capable of producing line-level differential as well as sin-
gle-ended outputs on AOUT1-AOUT
mately VQ.
The delta-sigma conversion process produces high-frequency noise beyond the audio passband, most of
which is removed by the on-chip analog filters. The remaining out-of-band noise can be attenuated using
an off-chip low-pass filter.
See
for the normally differing AC loads on the AOUTx+ and AOUTx- differential output pins. Also shown is a
passive filter configuration which minimizes costs and the number of components.
Figure 12
VA/2.
“Control Port Description and Timing” on page
“DAC Output Filter” on page 53
shows the full-scale analog output levels. All outputs are internally biased to VQ, approximately
Table
2.
for recommended output filter. The active filter configuration accounts
6
. These amplifiers are biased to a quiescent DC level of approxi-
35. In Hardware Mode operation, the Hardware Mode
Figure 11 on page
31. The CS42438
CS42436
DS647F2

Related parts for CS42436-DMZ