PCF8574AP,112 NXP Semiconductors, PCF8574AP,112 Datasheet - Page 8

IC I/O EXPANDER I2C 8B 16DIP

PCF8574AP,112

Manufacturer Part Number
PCF8574AP,112
Description
IC I/O EXPANDER I2C 8B 16DIP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCF8574AP,112

Package / Case
16-DIP (0.300", 7.62mm)
Interface
I²C
Number Of I /o
8
Interrupt Output
Yes
Frequency - Clock
100KHz
Voltage - Supply
2.5 V ~ 6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Through Hole
Includes
POR
Logic Family
PCF8574
Number Of Lines (input / Output)
8.0 / 8.0
Operating Supply Voltage
2.5 V to 6 V
Power Dissipation
400 mW
Operating Temperature Range
- 40 C to + 85 C
Logic Type
I/O Expander
Maximum Clock Frequency
100 KHz
Mounting Style
Through Hole
Number Of Input Lines
8.0
Number Of Output Lines
8.0
Output Current
25 mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
568-3615 - DEMO BOARD I2C
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-1073-5
933851670112
PCF8574APN

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCF8574AP,112
Manufacturer:
TI
Quantity:
7 820
Philips Semiconductors
6.4
The number of data bytes transferred between the start
and the stop conditions from transmitter to receiver is not
limited. Each byte of eight bits is followed by one
acknowledge bit (see Fig.8). The acknowledge bit is a
HIGH level put on the bus by the transmitter whereas the
master generates an extra acknowledge related clock
pulse.
A slave receiver which is addressed must generate an
acknowledge after the reception of each byte. Also a
master must generate an acknowledge after the reception
2002 Nov 22
handbook, full pagewidth
Remote 8-bit I/O expander for I
Acknowledge
BY TRANSMITTER
DATA OUTPUT
DATA OUTPUT
BY RECEIVER
SCL FROM
MASTER
condition
START
S
Fig.8 Acknowledgment on the I
2
C-bus
1
8
of each byte that has been clocked out of the slave
transmitter. The device that acknowledges has to pull
down the SDA line during the acknowledge clock pulse, so
that the SDA line is stable LOW during the HIGH period of
the acknowledge related clock pulse, set-up and hold
times must be taken into account.
A master receiver must signal an end of data to the
transmitter by not generating an acknowledge on the last
byte that has been clocked out of the slave. In this event
the transmitter must leave the data line HIGH to enable the
master to generate a stop condition.
2
2
C-bus.
not acknowledge
acknowledge
8
acknowledgement
clock pulse for
9
MBC602
Product specification
PCF8574

Related parts for PCF8574AP,112