UJA1069TW24/3V3:51 NXP Semiconductors, UJA1069TW24/3V3:51 Datasheet - Page 38

no-image

UJA1069TW24/3V3:51

Manufacturer Part Number
UJA1069TW24/3V3:51
Description
IC LIN FAIL-SAFE 24-HTSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of UJA1069TW24/3V3:51

Applications
Automotive
Interface
LIN (Local Interconnect Network)
Voltage - Supply
3.3V
Package / Case
24-TSSOP Exposed Pad, 24-eTSSOP, 24-HTSSOP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935280014518
UJA1069TW24/3V3-T
UJA1069TW24/3V3-T
NXP Semiconductors
UJA1069_3
Product data sheet
6.13.1 Software development mode
6.13 Test modes
The Software development mode is intended to support software developers in writing
and pretesting application software without having to work around watchdog triggering
and without unwanted jumps to Fail-safe mode.
In Software development mode the following events do not force a system reset:
However, in case of a watchdog trigger failure the reset source information is still provided
in the System Status register as if there was a real reset event.
The exclusion of watchdog related resets allows simplified software testing, because
possible problems in the watchdog triggering can be indicated by interrupts instead of
resets. The SDM bit does not affect the watchdog behavior in Standby and Sleep mode.
This allows the cyclic wake-up behavior to be evaluated during Standby and Sleep mode
of the SBC.
All transitions to Fail-safe mode are disabled. This allows working with an external
emulator that clamps the reset line LOW in debugging mode. A V1 undervoltage of more
than t
SBC). Transitions from Start-up mode to Restart mode are still possible.
There are two possibilities to enter Software development mode. One is by setting the
ISDM bit via the Special Mode register; possible only once after a first battery connection
while the SBC is in Start-up mode. The second possibility to enter Software development
mode is by applying the correct V
applied to pin BAT42.
To stay in Software development mode the SDM bit in the Mode register has to be set with
each Mode register access (i.e. watchdog triggering) regardless of how Software
development mode was entered.
The Software development mode can be exited at any time by clearing the SDM bit in the
Mode register. Reentering the Software development mode is only possible by
reconnecting the battery supply (pin BAT42), thereby forcing a new power-on reset.
Watchdog overflow in Normal mode
Watchdog window miss
Interrupt time-out
Elapsed start-up time
V1(CLT)
is the only exception that results in entering Fail-safe mode (to protect the
Rev. 03 — 10 September 2007
th(TEST)
input voltage at pin TEST before the battery is
LIN fail-safe system basis chip
UJA1069
© NXP B.V. 2007. All rights reserved.
38 of 64

Related parts for UJA1069TW24/3V3:51