SC16C554BIBS,557 NXP Semiconductors, SC16C554BIBS,557 Datasheet - Page 11

IC UART QUAD SOT778-3

SC16C554BIBS,557

Manufacturer Part Number
SC16C554BIBS,557
Description
IC UART QUAD SOT778-3
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC16C554BIBS,557

Number Of Channels
4, QUART
Fifo's
16 Byte
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Package / Case
48-VQFN Exposed Pad, 48-HVQFN, 48-SQFN, 48-DHVQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935279072557
SC16C554BIBS
SC16C554BIBS
NXP Semiconductors
Table 2.
SC16C554B_554DB
Product data sheet
Symbol
CTSA
CTSB
CTSC
CTSD
D0
D1
D2
D3
D4
D5
D6
D7
DSRA
DSRB
DSRC
DSRD
DTRA
DTRB
DTRC
DTRD
GND
INTA
INTB
INTC
INTD
Pin description
Pin
PLCC68 LQFP64 LQFP80 HVQFN48
11
25
45
59
66
67
68
1
2
3
4
5
10
26
44
60
12
24
46
58
6, 23,
40, 57
15
21
49
55
2
16
33
47
53
54
55
56
57
58
59
60
1
17
32
48
3
15
34
46
14, 28,
45, 61
6
12
37
43
…continued
34
67
74
23
38
63
78
7
8
9
11
12
13
14
15
22
39
62
79
24
37
64
77
16, 36,
56, 76
27
All information provided in this document is subject to legal disclaimers.
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs
1
12
26
-
39
40
41
42
43
44
45
46
-
-
25
-
-
-
27
-
21, 37,
47
4
10
30
36
[1]
Rev. 4 — 8 June 2010
Type
I
I
I
I
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
I
I
I
O
O
O
O
I
O
O
O
O
Description
Clear to Send (active LOW). These inputs are
associated with individual UART channels A to D. A
logic 0 on the CTSn pin indicates the modem or data
set is ready to accept transmit data from the
SC16C554B/554DB. Status can be tested by reading
MSR[4]. This pin only affects the transmit or receive
operations when auto-CTS function is enabled via
MCR[5] for hardware flow control operation.
Data bus (bidirectional). These pins are the 8-bit,
3-state data bus for transferring information to or from
the controlling CPU. D0 is the least significant bit and
the first data bit in a transmit or receive serial data
stream.
Data Set Ready (active LOW). These inputs are
associated with individual UART channels, A through
D. A logic 0 on this pin indicates the modem or data set
is powered-on and is ready for data exchange with the
UART. This pin has no effect on the UART’s transmit or
receive operation.
Data Terminal Ready (active LOW). These outputs
are associated with individual UART channels, A
through D. A logic 0 on this pin indicates that the
SC16C554B/554DB is powered-on and ready. This pin
can be controlled via the Modem Control Register.
Writing a logic 1 to MCR[0] will set the DTRn output to
logic 0, enabling the modem. This pin will be a logic 1
after writing a logic 0 to MCR[0], or after a reset. This
pin has no effect on the UART’s transmit or receive
operation.
Signal and power ground.
Interrupt A, B, C, D (active HIGH). This function is
associated with the 16 mode only. These pins provide
individual channel interrupts INTA to INTD.
INTA to INTD are enabled when MCR[3] is set to a
logic 1, interrupts are enabled in the Interrupt Enable
Register (IER), and when an interrupt condition exists.
Interrupt conditions include: receiver errors, available
receiver buffer data, transmit buffer empty, or when a
modem status flag is detected. When the 68 mode is
selected, the functions of these pins are re-assigned.
68 mode functions are described under their respective
name/pin headings.
SC16C554B/554DB
© NXP B.V. 2010. All rights reserved.
11 of 58

Related parts for SC16C554BIBS,557