MT9041B Mitel Networks Corporation, MT9041B Datasheet - Page 4

no-image

MT9041B

Manufacturer Part Number
MT9041B
Description
T1/E1 System Synchronizer
Manufacturer
Mitel Networks Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9041BP
Manufacturer:
MTTEL
Quantity:
4 130
Part Number:
MT9041BP
Manufacturer:
MTTEL
Quantity:
4 130
Part Number:
MT9041BP
Manufacturer:
ZARLINK
Quantity:
20 000
Company:
Part Number:
MT9041BP
Quantity:
180
Part Number:
MT9041BP1
Manufacturer:
ZARLINK
Quantity:
189
Part Number:
MT9041BP1
Manufacturer:
ZARLINK
Quantity:
20 000
Part Number:
MT9041BPR
Manufacturer:
CONEXANT
Quantity:
517
Part Number:
MT9041BPR1
Manufacturer:
ZARLINK
Quantity:
189
MT9041B
is well within the maximum phase slope of 7.6ns per
125us or 81ns per 1.326ms specified by Bellcore
GR-1244-CORE Stratum 4E.
Loop Filter - the Loop Filter is similar to a first order
low pass filter with a 1.9 Hz cutoff frequency for all
three
1.544MHz or 2.048MHz). This filter ensures that the
jitter transfer requirements in ETS 300 011 and AT&T
TR62411 are met.
Control Circuit - the Control Circuit sets the mode
of the DPLL. The two possible modes are Normal
and Freerun.
Digitally Controlled Oscillator (DCO) - the DCO
receives the limited and filtered signal from the Loop
FIlter, and based on its value, generates a
corresponding
synchronization method of the DCO is dependent on
the state of the MT9041B.
In Normal Mode, the DCO provides an output signal
which is frequency and phase locked to the selected
input reference signal.
In Freerun Mode, the DCO is free running with an
accuracy equal to the accuracy of the OSCi 20MHz
source.
Output Interface Circuit
The output of the DCO (DPLL) is used by the Output
Interface Circuit to provide the output signals shown
in Figure 4. The Output Interface Circuit uses two
Tapped Delay Lines followed by a T1 Divider Circuit
and an E1 Divider Circuit to generate the required
output signals.
Two tapped delay lines are used to generate a
16.384MHz and a 12.352MHz signals.
The E1 Divider Circuit uses the 16.384MHz signal to
generate four clock outputs and three frame pulse
4
REF Reference
reference
digital
Frequency Select MUX
frequency
Feedback Signal
Detector
Phase
from
output
selections
Figure 3 - DPLL Block Diagram
signal.
Limiter
(8kHz,
The
Loop Filter
outputs. The C8o, C4o and C2o clocks are
generated by simply dividing the C16o clock by two,
four and eight respectively. These outputs have a
nominal 50% duty cycle.
The T1 Divider Circuit uses the 12.384MHz signal to
generate two clock outputs. C1.5o and C3o are
generated by dividing the internal C12 clock by four
and eight respectively. These outputs have a nominal
50% duty cycle.
The frame pulse outputs (F0o, F8o, F16o) are
generated directly from the C16 clock.
The T1 and E1 signals are generated from a
common DPLL signal. Consequently, the clock
outputs C1.5o, C3o, C2o, C4o, C8o, C16o, F0o and
F16o are locked to one another for all operating
states, and are also locked to the selected input
reference in Normal Mode. See Figures 11 and 12.
DPLL
From
Figure 4 - Output Interface Circuit Block
Tapped
Tapped
Delay
Delay
Line
Line
Controlled
Oscillator
Digitally
Control
Circuit
16MHz
12MHz
Diagram
Advance Information
Output Interface Circuit
T1 Divider
E1 Divider
DPLL Reference
to
C1.5o
C2o
C4o
C8o
C16o
F0o
F8o
F16o
C3o

Related parts for MT9041B