LM3S102 Luminary Micro, Inc, LM3S102 Datasheet - Page 95

no-image

LM3S102

Manufacturer Part Number
LM3S102
Description
Lm3s102 Arm Microcontroller
Manufacturer
Luminary Micro, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S102-EQN20-C2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S102-EQN20-C2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S102-IGZ-C2
Manufacturer:
TI
Quantity:
965
Company:
Part Number:
LM3S102-IGZ-C2
Quantity:
982
Part Number:
LM3S102-IQN20-C2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S102-IQN20-C2T
Manufacturer:
Texas Instruments
Quantity:
10 000
July 6, 2006
Reset
Reset
Type
Type
Bit/Field
Flash Memory Control (FMC)
Offset 0x008
31:16
WO
RO
31
15
0
0
15:4
3
2
Register 6: Flash Memory Control (FMC), offset 0x008
When this register is written, the flash controller initiates the appropriate access cycle for the
location specified by the Flash Memory Address (FMA) register (see page 93). If the access is a
write access, the data contained in the Flash Memory Data (FMD) register (see page 94) is
written.
This is the final register written and initiates the memory operation. There are four control bits in
the lower byte of this register that, when set, initiate the memory operation. The most used of
these register bits are the ERASE and WRITE bits.
It is a programming error to write multiple control bits and the results of such an operation are
unpredictable.
WO
RO
30
14
0
0
MERASE
reserved
WRKEY
COMT
Name
WO
RO
29
13
0
0
WO
RO
28
12
0
0
Type
R/W
R/W
WO
RO
WO
RO
27
11
0
0
RO
WO
26
10
0
0
reserved
Reset
0x0
RO
WO
25
0
9
0
0
0
0
Preliminary
RO
WO
24
0
8
0
WRKEY
Description
This field contains a write key, which is used to minimize the
incidence of accidental flash writes. The value 0xA442 must
be written into this field for a write to occur. Writes to the
FMC register without this WRKEY value are ignored. A
read of this field returns the value 0.
Reserved bits return an indeterminate value, and should
never be changed.
Commit (write) of register value to nonvolatile storage. A
write of 0 has no effect on the state of this bit.
If read, the state of the previous commit access is provided.
If the previous commit access is complete, a 0 is returned;
otherwise, if the commit access is not complete, a 1 is
returned.
This can take up to 50 μs.
Mass erase flash memory
If this bit is set, the flash main memory of the device is all
erased. A write of 0 has no effect on the state of this bit.
If read, the state of the previous mass erase access is
provided. If the previous mass erase access is complete, a
0 is returned; otherwise, if the previous mass erase access
is not complete, a 1 is returned.
This can take up to 250 ms.
WO
RO
23
0
7
0
WO
RO
22
0
6
0
WO
RO
21
0
5
0
WO
RO
20
0
4
0
COMT
R/W
WO
19
0
3
0
MERASE ERASE WRITE
LM3S102 Data Sheet
R/W
WO
18
0
2
0
R/W
WO
17
0
1
0
R/W
WO
16
0
0
0
95

Related parts for LM3S102