xr16m890 Exar Corporation, xr16m890 Datasheet - Page 5

no-image

xr16m890

Manufacturer Part Number
xr16m890
Description
Uart With 128-byte Fifo And Integrated Level Shifters
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
xr16m890IL32-F
Manufacturer:
EXAR
Quantity:
1 420
Part Number:
xr16m890IL32-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr16m890IL40-F
Quantity:
700
Company:
Part Number:
xr16m890IL40-F
Quantity:
3 300
Part Number:
xr16m890IM48-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr16m890IM48-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr16m890IM48-F
Quantity:
412
Part Number:
xr16m890IM48TR-F
Manufacturer:
Exar Corporation
Quantity:
10 000
REV. P1.1.1
PIN DESCRIPTIONS
Pin Description
DATA BUS INTERFACE - Intel/Motorola
16/68#
(R/W#)
N
IOW#
IOR#
CS#
D7
D6
D5
D4
D3
D2
D1
D0
A2
A1
A0
AME
QFN-32
P
32
29
30
31
13
14
15
IN
8
7
6
5
4
3
2
1
#
QFN-40
PIN#
38
39
40
16
17
18
1
9
8
7
6
5
4
3
2
TQFP-48
PIN#
46
47
48
10
11
12
1
9
8
7
6
5
4
3
2
UART WITH 128-BYTE FIFO AND INTEGRATED LEVEL SHIFTERS
T
I/O
YPE
I
I
I
I
I
Intel or Motorola Bus Select. This pin selects the 16 or 68 mode
when VLIO_EN is a logic 0. In the VLIO mode (VLIO_EN is a logic
1), this pin becomes the SLEEP/PWRDN# pin.
When 16/68# pin is at logic 1, 16 or Intel Mode, the device will oper-
ate in the Intel bus type of interface.
When 16/68# pin is at logic 0, 68 or Motorola mode, the device will
operate in the Motorola bus type of interface. This pin does not have
an internal pull-up or pull-down resistor.
Address lines [2:0]. These 3 address lines select the internal regis-
ters in UART channel during a data bus transaction.
In the VLIO bus mode (details on next page):
Data bus lines [7:0] (bidirectional).
In the VLIO bus mode, D7:D0 becomes AD7:AD0.
When 16/68# pin is at logic 1, the Intel bus interface is selected and
this input becomes read strobe (active low). The falling edge insti-
gates an internal read cycle and retrieves the data byte from an
internal register pointed by the address lines [A2:A0], puts the data
byte on the data bus to allow the host processor to read it on the ris-
ing edge.
When 16/68# pin is at logic 0, the Motorola bus interface is selected
and this input should be connected to VCC.
When 16/68# pin is at logic 1, it selects Intel bus interface and this
input becomes write strobe (active low). The falling edge instigates
the internal write cycle and the rising edge transfers the data byte
on the data bus to an internal register pointed by the address lines.
When 16/68# pin is at logic 0, the Motorola bus interface is selected
and this input becomes read (logic 1) and write (logic 0) signal.
This input is chip select (active low) to enable the device.
PRELIMINARY
5
A2 becomes ENIR#
A1 becomes ENRS485# in the QFN-32 package
A1 is an unused input on the TQFP-48 and QFN-40
packages and should be connected to GND
A0 becomes LLA#
D
ESCRIPTION
XR16M890

Related parts for xr16m890