sc16c752 NXP Semiconductors, sc16c752 Datasheet - Page 16

no-image

sc16c752

Manufacturer Part Number
sc16c752
Description
Dual Uart With 64-byte Fifo
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16C752
Manufacturer:
PHILIPS
Quantity:
7
Part Number:
sc16c752B
Manufacturer:
SC
Quantity:
12 388
Part Number:
sc16c752B
Manufacturer:
NXP
Quantity:
245
Part Number:
sc16c752B
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
sc16c752BIB48
Manufacturer:
NXP Semiconductors
Quantity:
1 940
Part Number:
sc16c752BIB48
Manufacturer:
TI
Quantity:
430
Part Number:
sc16c752BIB48
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
sc16c752BIB48,128
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c752BIB48,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c752BIB48,157
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c752BIBS
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
sc16c752IB48,128
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c752IB48,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Philips Semiconductors
9397 750 11635
Product data
6.8 Break and time-out conditions
6.9 Programmable baud rate generator
An RX idle condition is detected when the receiver line, RX, has been HIGH for
4 character time. The receiver line is sampled midway through each bit.
When a break condition occurs, the TX line is pulled LOW. A break condition is
activated by setting LCR[6].
The SC16C752 UART contains a programmable baud generator that takes any clock
input and divides it by a divisor in the range between 1 and (2
divide-by-4 prescaler is also available and can be selected by MCR[7], as shown in
Figure
formula for the divisor is:
Where:
Remark: The default value of prescaler after reset is divide-by-1.
Figure 11
DLL and DLH must be written to in order to program the baud rate. DLL and DLH are
the least significant and most significant byte of the baud rate divisor. If DLL and DLH
are both zero, the UART is effectively disabled, as no baud clock will be generated.
Remark: The programmable baud rate generator is provided to select both the
transmit and receive clock rates.
Table 7
frequency 1.8432 MHz and 3.072 MHz, respectively.
Figure 12
divisor
Fig 11. Prescaler and baud rate generator block diagram.
XTAL1
XTAL2
prescaler = 1, when MCR[7] is set to 0 after reset (divide-by-1 clock selected)
prescaler = 4, when MCR[7] is set to 1 after reset (divide-by-4 clock selected).
11. The output frequency of the baud rate generator is 16 the baud rate. The
=
and
-------------------------------------------------------------------------------- -
shows the internal prescaler and baud rate generator circuitry.
shows the crystal clock circuit reference.
XTAL1 crystal input frequency
---------------------------------------------------------------------------
Table 8
OSCILLATOR
INTERNAL
desired baud rate 16
LOGIC
Rev. 04 — 20 June 2003
show the baud rate and divisor correlation for crystal with
prescaler
INPUT CLOCK
(DIVIDE-BY-1)
(DIVIDE-BY-4)
PRESCALER
PRESCALER
LOGIC
LOGIC
MCR[7] = 0
MCR[7] = 1
REFERENCE
CLOCK
Dual UART with 64-byte FIFO
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.
GENERATOR
BAUD RATE
LOGIC
16
SC16C752
1). An additional
002aaa233
INTERNAL
BAUD RATE
CLOCK FOR
TRANSMITTER
AND
RECEIVER
16 of 47

Related parts for sc16c752