SST49LF040-33-4C-WH SST [Silicon Storage Technology, Inc], SST49LF040-33-4C-WH Datasheet - Page 11

no-image

SST49LF040-33-4C-WH

Manufacturer Part Number
SST49LF040-33-4C-WH
Description
4 Mbit LPC Flash
Manufacturer
SST [Silicon Storage Technology, Inc]
Datasheet
4 Mbit LPC Flash
SST49LF040
Advance Information
With hardware strapping, ID bits in the address field is
included in every LPC address memory cycle. The address
bits [A22: A19] are used to select the device with proper
IDs. The ID strapping bits in the address field will be
decoded depending on where the device is mapped on the
4 GByte system memory map. See Table 2 for ID address
bits decoding. The device will compare these bits with
ID[3:0]’s strapping values. If there is a mismatch, the device
will ignore the remainder of the cycle.
TABLE 2: ID S
©2001 Silicon Storage Technology, Inc.
Device #
0 (Boot device)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
1. Address bits A
depends on whether the device is mapped from the top of the
4GB system memory map or from the bottom of the 4GB
system memory map.
22
Strapping
TRAPPING
Hardware
-A
ID[3:0]
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
19
decoding for multiple device selection
V
ALUES FOR
4 GByte System Memory
Address Bits [A
1111b
1110b
1101b
1100b
1011b
1010b
1001b
1000b
0111b
0110b
0101b
0100b
0011b
0010b
0001b
0000b
Top
Decoding
SST49LF040
Bottom
0001b
0000b
0011b
0010b
0101b
0100b
0111b
0110b
1001b
1000b
1011b
1010b
1101b
1100b
1111b
1110b
1
22
-A
T2.3 562
19
]
11
FIGURE 4: B
Boot Device #0
(Boot Block)
(Boot Block)
(Boot Block)
(Boot Block)
(Boot Block)
(Boot Block)
Device #1
Device #2
Device #3
Device #14
Device #15
Device #14
Device #15
Device #0
Device #1
Device #2
Device #3
OF THE
OOT
562 ILL F01.1
C
4 GB
ONFIGURATION FROM THE
YTE
Memory Access
Register Access
FFFF FFFFH
FF80 0000H
FF7F FFFFH
FF00 0000H
S
8 MByte
8 MByte
YSTEM
S71213-00-000 11/01 562
M
EMORY
T
OP
M
AP

Related parts for SST49LF040-33-4C-WH