ADSP-21266_07 AD [Analog Devices], ADSP-21266_07 Datasheet - Page 28

no-image

ADSP-21266_07

Manufacturer Part Number
ADSP-21266_07
Description
Embedded Processor
Manufacturer
AD [Analog Devices]
Datasheet
ADSP-21266
Table 25. 16-Bit Memory Write Cycle
1
Parameter
Switching Characteristics
t
t
t
t
t
t
t
t
D = (The value set by the PPDUR Bits (5–1) in the PPCTL register) × t
H = t
On reset, ALE is an active high cycle. However, it can be reconfigured by software to be active low.
ALEW
ALERW
ADAS
ADAH
WW
ALEHZ
DWS
DWH
1
1
CCLK
1
(if a hold cycle is specified, else H = 0)
ALE Pulse Width
ALE Deasserted to Read/Write Asserted
Address/Data 15–0 Setup Before ALE Deasserted
Address/Data 15–0 Hold After ALE Deasserted
WR Pulse Width
ALE Deasserted to Address/Data 15–0 in High-Z
Address/Data 15–0 Setup Before WR High
Address/Data 15–0 Hold After WR High
AD15-0
ALE
WR
RD
VALID ADDRESS
t
ADAS
t
ALEW
Rev. C | Page 28 of 44 | October 2007
Figure 21. 16-Bit Memory Write Cycle
t
ADAH
t
ALEH
t
ALERW
CCLK
t
t
DWS
VALID DATA
WW
Min
2 × t
1 × t
2.5 × t
0.5 × t
D – 2
0.5 × t
D
0.5 × t
CCLK
CCLK
CCLK
CCLK
CCLK
CCLK
– 2
– 0.5
t
DWH
– 2.0
– 0.8
– 0.8
– 1.5 + H
Max
0.5 × t
CCLK
+ 2.0 ns
Unit
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21266_07