M58LT256JSB8ZA6 STMICROELECTRONICS [STMicroelectronics], M58LT256JSB8ZA6 Datasheet - Page 35

no-image

M58LT256JSB8ZA6

Manufacturer Part Number
M58LT256JSB8ZA6
Description
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M58LT256JSB8ZA6
Manufacturer:
ST
0
Part Number:
M58LT256JSB8ZA6E
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M58LT256JSB8ZA6F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
M58LT256JST, M58LT256JSB
5.6
5.7
5.8
Program Suspend Status bit (SR2)
The Program Suspend Status bit indicates that a program operation has been suspended in
the addressed block. The Program Suspend Status bit should only be considered valid
when the Program/Erase Controller Status bit is High (Program/Erase Controller inactive).
When the Program Suspend Status bit is High (set to ‘1’), a Program/Erase Suspend
command has been issued and the memory is waiting for a Program/Erase Resume
command.
SR2 is set within the Program Suspend Latency time of the Program/Erase Suspend
command being issued therefore the memory may still complete the operation rather than
entering the Suspend mode.
When a Program/Erase Resume command is issued the Program Suspend Status bit
returns Low.
Block Protection Status bit (SR1)
The Block Protection Status bit is used to identify if a Program or Block Erase operation has
tried to modify the contents of a protected block.
When the Block Protection Status bit is High (set to ‘1’), a program or erase operation has
been attempted on a protected block.
Once set High, the Block Protection Status bit must be set Low by a Clear Status Register
command or a hardware reset before a new program or erase command is issued,
otherwise the new command will appear to fail.
Bank Write/Multiple Word Program Status bit (SR0)
The Bank Write Status bit indicates whether the addressed bank is programming or erasing.
In Buffer Enhanced Factory Program mode the Multiple Word Program bit shows if the
device is ready to accept a new word to be programmed to the memory array.
The Bank Write Status bit should only be considered valid when the Program/Erase
Controller Status SR7 is Low (set to ‘0’).
When both the Program/Erase Controller Status bit and the Bank Write Status bit are Low
(set to ‘0’), the addressed bank is executing a program or erase operation. When the
Program/Erase Controller Status bit is Low (set to ‘0’) and the Bank Write Status bit is High
(set to ‘1’), a program or erase operation is being executed in a bank other than the one
being addressed.
In Buffer Enhanced Factory Program mode if Multiple Word Program Status bit is Low (set to
‘0’), the device is ready for the next word, if the Multiple Word Program Status bit is High (set
to ‘1’) the device is not ready for the next word.
For further details on how to use the Status Register, see the flowcharts and pseudocodes
provided in
Appendix
C.
Status Register
35/106

Related parts for M58LT256JSB8ZA6