ZL50114GAG2 ZARLINK [Zarlink Semiconductor Inc], ZL50114GAG2 Datasheet - Page 26

no-image

ZL50114GAG2

Manufacturer Part Number
ZL50114GAG2
Description
128, 256 and 1024 Channel CESoP Processors
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ZL50114GAG2
Manufacturer:
NS
Quantity:
1 406
3.1.4
TDM_CLKi_REF
TDM_CLKo_REF
TDM_FRMi_REF
TDM_FRMo_REF
Signal
TDM Signals Common to ZL50111, ZL50110 and ZL50114
I/O
I D
I D
O
O
C3
E6
C2
B1
Table 5 - TDM Interface Common Pin Definition
Package Balls
Zarlink Semiconductor Inc.
ZL50110/11/14
26
TDM port reference clock input for
backplane operation
TDM port reference clock output for
backplane operation
TDM port reference frame input. For
different standards this pin is given a
different identity:
ST-BUS: TDM_F0i
H.110:
H-MVIP:
Signal is normally active low, but can be
active high depending on standard.
Indicates the start of a TDM frame by
pulsing every 125 µs. Normally will straddle
rising edge or falling edge of clock pulse,
depending on standard and clock frequency.
TDM port reference frame output. For
different standards this pin is given a
different identity:
ST-BUS: TDM_F0o
H.110:
H-MVIP:
Signal is normally active low, but can be
active high depending on standard.
Indicates the start of a TDM frame by
pulsing every 125 µs. Normally will straddle
rising edge or falling edge of clock pulse,
depending on standard and clock frequency.
TDM_FRAME
TDM_FRAME
TDM_F0
TDM_F0
Description
Data Sheet

Related parts for ZL50114GAG2