HYS64T128020EDL-2.5-C QIMONDA [Qimonda AG], HYS64T128020EDL-2.5-C Datasheet - Page 18

no-image

HYS64T128020EDL-2.5-C

Manufacturer Part Number
HYS64T128020EDL-2.5-C
Description
200-Pin SO-DIMM DDR2 SDRAM Modules
Manufacturer
QIMONDA [Qimonda AG]
Datasheet
1) For details and notes see the relevant Qimonda component data sheet
2)
3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down
4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
6) Inputs are not recognized as valid until
7) The output timing reference voltage level is
8) New units, ‘
9) When the device is operated with input clock jitter, this parameter needs to be derated by the actual
10) Input clock jitter spec parameter. These parameters are referred to as 'input clock jitter spec parameters' and these parameters apply to
11) These parameters are specified per their average values, however it is understood that the relationship between the average timing and
12)
Rev. 1.0, 2007-03
11212006-D34H-5W6Z
Parameter
DQ hold skew factor
Read preamble
Read postamble
Active to active command period for 1KB page
size products
Active to active command period for 2KB page
size products
Internal Read to Precharge command delay
Write preamble
Write postamble
Write recovery time
Internal write to read command delay
Exit power down to read command
Exit active power-down mode to read command
(slow exit, lower power)
Exit precharge power-down to any valid
command (other than NOP or Deselect)
Exit self-refresh to a non-read command
Exit self-refresh to read command
Write command to DQS associated clock edges
V
and then restarted through the specified initialization sequence before normal operation can continue.
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.
input reference level is the crosspoint when in differential strobe mode.
under operation. Unit ‘nCK‘ represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2–400 and
DDR2–533, ‘
may be registered at Tm + 2, even if (Tm + 2 - Tm) is 2 x
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has
ps and
t
= - 900 ps – 293 ps = – 1193 ps and
DDR2–667 and DDR2–800 only. The jitter specified is a random jitter meeting a Gaussian distribution.
the absolute instantaneous timing holds all the times (min. and max of SPEC values are to be used for calculations).
t
entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during
the time period of
DQSCK.MAX(DERATED)
CKE.MIN
DDQ
= 1.8 V ± 0.1V;
t
of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the
ERR(6- 10PER).MAX
t
CK.AVG
t
CK
‘ is used for both concepts. Example:
t
‘ and ‘nCK‘, are introduced in DDR2–667 and DDR2–800. Unit ‘
=
IS
t
+ 2 x
V
DQSCK.MAX
DD
= + 293 ps, then
= 1.8 V ± 0.1 V.
t
CK
+
t
IH
t
ERR(6-10PER).MIN
.
t
LZ.DQ.MAX(DERATED)
V
t
REF
DQSCK.MIN(DERATED)
V
stabilizes. During the period before
TT
.
= 400 ps + 272 ps = + 672 ps. Similarly,
t
Symbol
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
WL
XP
QHS
RPRE
RPST
RRD
RRD
RTP
WPRE
WPST
WR
WTR
XARD
XARDS
XP
XSNR
XSRD
= 450 ps + 272 ps = + 722 ps. (Caution on the MIN/MAX usage!)
= 2 [nCK] means; if Power Down exit is registered at Tm, an Active command
t
CK.AVG
=
t
DQSCK.MIN
+
18
t
ERR.2PER(Min)
DDR2–800
0.9
0.4
7.5
10
7.5
0.35
0.4
15
7.5
2
8 – AL
2
t
200
RL – 1
Min.
t
RFC
ERR(6-10PER).MAX
+10
HYS64T[128/256]020EDL-[25F/2.5/3/3S/3.7]-C
.
V
REF
t
CK.AVG
stabilizes, CKE = 0.2 x
t
‘ represents the actual
= – 400 ps – 293 ps = – 693 ps and
LZ.DQ
1.1
0.6
0.6
Max.
300
for DDR2–667 derates to
SO-DIMM DDR2 SDRAM Module
t
ERR(6-10per)
V
Unit
ps
t
t
ns
ns
ns
t
t
ns
ns
nCK
nCK
nCK
ns
nCK
nCK
CK.AVG
CK.AVG
CK.AVG
CK.AVG
DDQ
of the input clock. (output
t
Internet Data Sheet
CK.AVG
t
is recognized as low.
ERR(6-10PER).MIN
of the input clock
Note
8)
27)
28)29)
28)30)
31)
31)
31)
31)
31)32)
31)
t
LZ.DQ.MIN(DERATED)
1)2)3)4)5)6)7)
= – 272

Related parts for HYS64T128020EDL-2.5-C