MT41J128M8HX-187E:D TR Micron Technology Inc, MT41J128M8HX-187E:D TR Datasheet - Page 112

IC DDR3 SDRAM 1GBIT 78FBGA

MT41J128M8HX-187E:D TR

Manufacturer Part Number
MT41J128M8HX-187E:D TR
Description
IC DDR3 SDRAM 1GBIT 78FBGA
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT41J128M8HX-187E:D TR

Format - Memory
RAM
Memory Type
DDR3 SDRAM
Memory Size
1G (128M x 8)
Speed
533MHz
Interface
Parallel
Voltage - Supply
1.425 V ~ 1.575 V
Operating Temperature
0°C ~ 95°C
Package / Case
78-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
557-1377-1
Precharge Power-Down (Precharge PD)
CAS Latency (CL)
Figure 55: READ Latency
PDF: 09005aef826aa906/Source: 09005aef82a357c3
1Gb_DDR3_4.fm - Rev. F 11/08 EN
DQS, DQS#
DQS, DQS#
Command
Command
CK#
CK#
DQ
DQ
CK
CK
READ
READ
T0
T0
Notes:
NOP
NOP
T1
T1
The precharge PD bit applies only when precharge power-down mode is being used.
When MR0[12] is set to “0,” the DLL is off during precharge power-down providing a
lower standby current mode; however,
MR0[12] is set to “1,” the DLL continues to run during precharge power-down mode to
enable a faster exit of precharge power-down mode; however,
exiting (see "Power-Down Mode" on page 151).
The CL is defined by MR0[6:4], as shown in Figure 54 on page 110. CAS latency is the
delay, in clock cycles, between the internal READ command and the availability of the
first bit of output data. The CL can be set to 5, 6, 7, 8, 9, or 10. DDR3 SDRAM do not
support half-clock latencies.
Examples of CL = 6 and CL = 8 are shown in Figure 55. If an internal READ command is
registered at clock edge n, and the CAS latency is m clocks, the data will be available
nominally coincident with clock edge n + m. Table 49 on page 63 through Table 51 on
page 65 indicate the CLs supported at various operating frequencies.
1. For illustration purposes, only CL = 6 and CL = 8 are shown. Other CL values are possible.
2. Shown with nominal
NOP
NOP
T2
T2
AL = 0, CL = 6
NOP
NOP
T3
T3
t
DQSCK and nominal
AL = 0, CL = 8
112
NOP
NOP
T4
T4
t
Micron Technology, Inc., reserves the right to change products or specifications without notice.
XPDLL must be satisfied when exiting. When
t
NOP
NOP
T5
T5
DSDQ.
1Gb: x4, x8, x16 DDR3 SDRAM
NOP
NOP
T6
T6
DI
n
t
XP must be satisfied when
©2006 Micron Technology, Inc. All rights reserved.
n + 1
Transitioning Data
DI
NOP
NOP
T7
T7
n + 2
DI
Operations
n + 3
DI
NOP
NOP
T8
T8
Don’t Care
n + 4
DI
DI
n

Related parts for MT41J128M8HX-187E:D TR