ISL6217ACVZ Intersil, ISL6217ACVZ Datasheet - Page 12

no-image

ISL6217ACVZ

Manufacturer Part Number
ISL6217ACVZ
Description
IC CTRLR PWM INTEL PENT 38-TSSOP
Manufacturer
Intersil
Datasheet

Specifications of ISL6217ACVZ

Applications
Controller, Intel Pentium® IMVP-IV, IMVP+
Voltage - Input
5.5 ~ 25 V
Number Of Outputs
1
Operating Temperature
-10°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
38-TSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Voltage - Output
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6217ACVZ
Manufacturer:
Intersil
Quantity:
100
Part Number:
ISL6217ACVZ
Manufacturer:
INTERSIL
Quantity:
379
Part Number:
ISL6217ACVZ
Manufacturer:
INTERSIZ
Quantity:
20 000
Part Number:
ISL6217ACVZ-T
Manufacturer:
ROHM
Quantity:
6 186
Part Number:
ISL6217ACVZ-T
Manufacturer:
INTERSIL
Quantity:
20 000
A logic low signal present on STPCPU# (pin DSEN#), with a
logic low signal on DPRSLPVR (pin DRSEN), signals the
ISL6217A to reduce the CORE output voltage to the Deep
Sleep level, the voltage on the DSV pin, and to operate in
diode emulation.
A logic high on DPRSLPVR, (pin DRSEN) with a logic low
signal on STPCPU# (pin DSEN#), signals the ISL6217A
controller to further reduce the CORE output voltage to the
Deeper Sleep level, which is the voltage on the DRSV pin.
Deep Sleep and Deeper Sleep voltage levels are
programmable and are explained in the “STV, DSV and
DRSV” section of this document.
Deep Sleep Enable-DSEN# and Deeper Sleep
Enable - DRSEN
Table 2 shows logic states controlling modes of operation.
Figure 6 and Figure 7 show the timing for transitions entering
and exiting Deep Sleep Mode and Deeper Sleep Mode. This
is controlled by the system signals STPCPU# and
DPRSLPVR. ISL6217A pins DSEN#, (Deep Sleep Enable #)
and DRSEN, (Deeper Sleep Enable), are connected to these
2 signals, respectively.
When DSEN# is logic high, and DRSEN is logic low, the
controller will operate in Active Mode and regulate the output
voltage to the VID commanded DAC voltage, minus the
voltage “Droop” as determined by the load current. Voltage
“Droop” is the reduction of output voltage proportional to
output current.
When a logic low is detected at the DSEN# and DRSEN
pins, the controller will regulate the output voltage to the
voltage seen on the DSV pin minus “Droop”. If the PWRCH
pin is connected to the DSEN# pin then the controller will
also switch to single channel operation.
When DSEN# is logic low and DRSEN is logic high the
controller will operate in Deeper Sleep mode. The ISL6217A
will then regulate to the voltage at the DRSV pin minus
“Droop”. If the PWRCH pin is connected to the DSEN# pin,
then the controller will also automatically switch to single
channel operation.
If the PWRCH pin is connected to an inverted DPRSLPVR
system signal, then the controller will automatically switch to
single channel operation during Deeper Sleep mode only.
Deep and Deeper Sleep voltage levels are programmable
and explained in the “STV, DSV and DRSV” section of this
document.
STV, DSV and DRSV
Start-up “Boot” Voltage - STV
The Start-up or “Boot” voltage is programmed by an external
resistor divider network from the OCSET pin. Refer to
Figure 8. Internally, a 1.75V reference voltage is output on
the OCSET pin. The start-up voltage is set through a voltage
12
ISL6217A
divider from the 1.75V reference at the OCSET pin. The
voltage on the STV pin will be the voltage the controller will
regulate to during the start-up sequence.
Once the PGOOD pin of the ISL6217A controller is
externally enabled high by the Vccp and Vcc_mch
controllers, the ISL6217A will then ramp, after a 10µs delay,
to the voltage commanded by the VID setting minus “Droop”.
Deep Sleep Voltage - DSV
The Deep Sleep voltage is programmed by an external
voltage divider network from the DACOUT pin. Refer to
Figure 8. The DACOUT pin is the output of the VID digital-to-
analog converter. By having the Deep Sleep voltage setup
from a resistor divider from DAC, the Deep Sleep voltage will
be a constant percentage of the VID. Through the voltage
divider network, Deep Sleep voltage is set to 98.8% of the
programmed VID voltage, as per the IMVP-IV™ and
IMVP-IV+™ specification.
The IC enters the Deep Sleep mode when the DSEN# is low
and the DRSEN pin is low as shown in Figure 6 and
Figure 7. Once in Deep Sleep Mode, the controller will
regulate to the voltage seen on the DSV pin minus “Droop”.
Deeper Sleep Voltage - DRSV
The Deeper Sleep voltage, DRSV, is programmed by an
external voltage divider network from the 1.75V reference on
the OCSET pin. Refer to Figure 8. In Deeper Sleep mode
the ISL6217A controller will regulate the output voltage to
the voltage present on the DRSV pin minus “Droop”. This
voltage is easily changed by changing the ratio of R
and R
The IC enters Deeper Sleep mode when DRSEN is high and
DSEN# is low, as shown in Figure 7.
FIGURE 8. CONFIGURATIONS FOR BATTERY INPUT,
V
REF
R
R
R
3
1
2
3
.
= 1.75V
I
OCSET
36.5K
30.1K
49.9K
OVERCURRENT SETTING AND START, DEEP
SLEEP AND DEEPER SLEEP VOLTAGE
DIVIDERS
1.200V
0.750V
0.012 µ F
OCSET
STV
DRSV
SOFT
ISL6217A
GND
DACOUT
VBAT
DSV
VID COMMAND
VOLTAGE
BATTERY
1.21K
98.8K
98.8%
DACOUT
June 30, 2005
1
, R
FN9107.3
2
,

Related parts for ISL6217ACVZ