PIC18F2550-I/SP Microchip Technology, PIC18F2550-I/SP Datasheet - Page 417

IC PIC MCU FLASH 16KX16 28DIP

PIC18F2550-I/SP

Manufacturer Part Number
PIC18F2550-I/SP
Description
IC PIC MCU FLASH 16KX16 28DIP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F2550-I/SP

Program Memory Type
FLASH
Program Memory Size
32KB (16K x 16)
Package / Case
28-DIP (0.300", 7.62mm)
Core Processor
PIC
Core Size
8-Bit
Speed
48MHz
Connectivity
I²C, SPI, UART/USART, USB
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
24
Eeprom Size
256 x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
1536 B
Interface Type
SPI, I2C, EAUSART
Maximum Clock Frequency
48 MHz
Number Of Programmable I/os
24
Number Of Timers
4
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DM163025, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 10 Channel
Package
28SPDIP
Device Core
PIC
Family Name
PIC18
Maximum Speed
48 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
I3-DB18F4550 - BOARD DAUGHTER ICEPIC3DM163025 - PIC DEM FULL SPEED USB DEMO BRDDVA18XP280 - DEVICE ADAPTER 18F2220 PDIP 28LD
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F2550-I/SP
Manufacturer:
MICROCHIP
Quantity:
2 100
DC Characteristics ........................................................... 372
DCFSNZ .......................................................................... 327
DECF ............................................................................... 326
DECFSZ ........................................................................... 327
Dedicated ICD/ICSP Port ................................................. 305
Development Support ...................................................... 357
Device Differences ........................................................... 409
Device Overview .................................................................. 7
Device Reset Timers .......................................................... 47
Direct Addressing ............................................................... 73
E
Effect on Standard PIC Instructions ................................... 75
Effect on Standard PIC MCU Instructions ........................ 354
Electrical Characteristics .................................................. 361
Enhanced Capture/Compare/PWM (ECCP) .................... 149
Enhanced Universal Synchronous Asynchronous
Equations
Errata ................................................................................... 5
EUSART
© 2007 Microchip Technology Inc.
Power-Down and Supply Current ............................ 364
Supply Voltage ......................................................... 363
Features (table) ............................................................ 9
New Core Features ...................................................... 7
Other Special Features ................................................ 8
Oscillator Start-up Timer (OST) ................................. 47
PLL Lock Time-out ..................................................... 47
Power-up Timer (PWRT) ........................................... 47
Associated Registers ............................................... 162
Capture and Compare Modes .................................. 150
Capture Mode. See Capture (ECCP Module).
Outputs and Configuration ....................................... 150
Pin Configurations for ECCP1 ................................. 150
PWM Mode. See PWM (ECCP Module).
Standard PWM Mode ............................................... 150
Timer Resources ...................................................... 150
Receiver Transmitter (EUSART). See EUSART.
A/D Acquisition Time ................................................ 264
A/D Minimum Charging Time ................................... 264
Calculating the Minimum Required
Asynchronous Mode ................................................ 247
Baud Rate Generator
Baud Rate Generator (BRG) .................................... 241
Synchronous Master Mode ...................................... 254
A/D Acquisition Time ....................................... 264
12-Bit Break Transmit and Receive ................. 253
Associated Registers, Receive ........................ 251
Associated Registers, Transmit ....................... 249
Auto-Wake-up on Sync Break Character ......... 252
Receiver ........................................................... 250
Setting up 9-Bit Mode with
Transmitter ....................................................... 247
Operation in Power-Managed Modes .............. 241
Associated Registers ....................................... 242
Auto-Baud Rate Detect .................................... 245
Baud Rate Error, Calculating ........................... 242
Baud Rates, Asynchronous Modes ................. 243
High Baud Rate Select (BRGH Bit) ................. 241
Sampling .......................................................... 241
Associated Registers, Receive ........................ 256
Associated Registers, Transmit ....................... 255
Reception ......................................................... 256
Transmission ................................................... 254
Address Detect ........................................ 250
PIC18F2455/2550/4455/4550
Preliminary
Extended Instruction Set ................................................. 349
External Clock Input ........................................................... 26
F
Fail-Safe Clock Monitor ........................................... 285, 300
Fast Register Stack ........................................................... 60
Firmware Instructions ...................................................... 307
Flash Program Memory ..................................................... 79
FSCM. See Fail-Safe Clock Monitor.
G
GOTO .............................................................................. 328
H
Hardware Multiplier ............................................................ 95
Synchronous Slave Mode ........................................ 257
ADDFSR .................................................................. 350
ADDULNK ............................................................... 350
and Using MPLAB IDE Tools .................................. 356
CALLW .................................................................... 351
Considerations for Use ............................................ 354
MOVSF .................................................................... 351
MOVSS .................................................................... 352
PUSHL ..................................................................... 352
SUBFSR .................................................................. 353
SUBULNK ................................................................ 353
Syntax ...................................................................... 349
Exiting the Operation ............................................... 300
Interrupts in Power-Managed Modes ...................... 301
POR or Wake-up from Sleep ................................... 301
WDT During Oscillator Failure ................................. 300
Associated Registers ................................................. 87
Control Registers ....................................................... 80
Erase Sequence ........................................................ 84
Erasing ...................................................................... 84
Operation During Code-Protect ................................. 87
Protection Against Spurious Writes ........................... 87
Reading ..................................................................... 83
Table Pointer
Table Pointer Boundaries .......................................... 82
Table Reads and Table Writes .................................. 79
Unexpected Termination of Write .............................. 87
Write Sequence ......................................................... 85
Write Verify ................................................................ 87
Writing To .................................................................. 85
Introduction ................................................................ 95
Operation ................................................................... 95
Performance Comparison .......................................... 95
Associated Registers, Receive ........................ 258
Associated Registers, Transmit ....................... 257
Reception ........................................................ 258
Transmission ................................................... 257
EECON1 and EECON2 ..................................... 80
TABLAT (Table Latch) Register ........................ 82
TBLPTR (Table Pointer) Register ...................... 82
Boundaries Based on Operation ....................... 82
DS39632D-page 415

Related parts for PIC18F2550-I/SP