PIC18F2550-I/SP Microchip Technology, PIC18F2550-I/SP Datasheet - Page 70

IC PIC MCU FLASH 16KX16 28DIP

PIC18F2550-I/SP

Manufacturer Part Number
PIC18F2550-I/SP
Description
IC PIC MCU FLASH 16KX16 28DIP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F2550-I/SP

Program Memory Type
FLASH
Program Memory Size
32KB (16K x 16)
Package / Case
28-DIP (0.300", 7.62mm)
Core Processor
PIC
Core Size
8-Bit
Speed
48MHz
Connectivity
I²C, SPI, UART/USART, USB
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
24
Eeprom Size
256 x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
1536 B
Interface Type
SPI, I2C, EAUSART
Maximum Clock Frequency
48 MHz
Number Of Programmable I/os
24
Number Of Timers
4
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DM163025, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 10 Channel
Package
28SPDIP
Device Core
PIC
Family Name
PIC18
Maximum Speed
48 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
I3-DB18F4550 - BOARD DAUGHTER ICEPIC3DM163025 - PIC DEM FULL SPEED USB DEMO BRDDVA18XP280 - DEVICE ADAPTER 18F2220 PDIP 28LD
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F2550-I/SP
Manufacturer:
MICROCHIP
Quantity:
2 100
PIC18F2455/2550/4455/4550
TABLE 5-2:
DS39632D-page 68
OSCCON
HLVDCON
WDTCON
RCON
TMR1H
TMR1L
T1CON
TMR2
PR2
T2CON
SSPBUF
SSPADD
SSPSTAT
SSPCON1
SSPCON2
ADRESH
ADRESL
ADCON0
ADCON1
ADCON2
CCPR1H
CCPR1L
CCP1CON
CCPR2H
CCPR2L
CCP2CON
BAUDCON
ECCP1DEL
ECCP1AS
CVRCON
CMCON
TMR3H
TMR3L
T3CON
SPBRGH
SPBRG
RCREG
TXREG
TXSTA
RCSTA
Legend:
Note
File Name
1:
2:
3:
4:
5:
6:
7:
x = unknown, u = unchanged, - = unimplemented, q = value depends on condition. Shaded cells are unimplemented, read as ‘0’.
Bit 21 of the TBLPTRU allows access to the device Configuration bits.
The SBOREN bit is only available when BOREN<1:0> = 01; otherwise, the bit reads as ‘0’.
These registers and/or bits are not implemented on 28-pin devices and are read as ‘0’. Reset values are shown for 40/44-pin devices;
individual unimplemented bits should be interpreted as ‘-’.
RA6 is configured as a port pin based on various primary oscillator modes. When the port pin is disabled, all of the associated bits read ‘0’.
RE3 is only available as a port pin when the MCLRE Configuration bit is clear; otherwise, the bit reads as ‘0’.
RC5 and RC4 are only available as port pins when the USB module is disabled (UCON<3> = 0).
I
2
A/D Result Register High Byte
A/D Result Register Low Byte
Timer1 Register High Byte
Timer1 Register Low Byte
Timer2 Register
Timer2 Period Register
MSSP Receive Buffer/Transmit Register
MSSP Address Register in I
Capture/Compare/PWM Register 1 High Byte
Capture/Compare/PWM Register 1 Low Byte
Capture/Compare/PWM Register 2 High Byte
Capture/Compare/PWM Register 2 Low Byte
Timer3 Register High Byte
Timer3 Register Low Byte
EUSART Baud Rate Generator Register High Byte
EUSART Baud Rate Generator Register Low Byte
EUSART Receive Register
EUSART Transmit Register
C Slave mode only.
VDIRMAG
ECCPASE
ABDOVF
P1M1
PRSEN
CVREN
C2OUT
IDLEN
WCOL
GCEN
ADFM
CSRC
SPEN
RD16
RD16
IPEN
Bit 7
SMP
REGISTER FILE SUMMARY (PIC18F2455/2550/4455/4550) (CONTINUED)
(3)
SBOREN
T2OUTPS3
ECCPAS2
ACKSTAT
T3CCP2
P1M0
PDC6
SSPOV
CVROE
T1RUN
C1OUT
RCIDL
IRCF2
Bit 6
CKE
RX9
TX9
(3)
(3)
(2)
2
T2OUTPS2
ADMSK5
C™ Slave mode. MSSP Baud Rate Reload Register in I
T1CKPS1
ECCPAS1
T3CKPS1
ACKDT/
PDC5
SSPEN
VCFG1
ACQT2
RXDTP
DC1B1
DC2B1
IRVST
C2INV
IRCF1
CVRR
SREN
CHS3
TXEN
Bit 5
D/A
(3)
(7)
T2OUTPS1
ADMSK4
ECCPAS0
T1CKPS0
T3CKPS0
HLVDEN
ACKEN/
PDC4
CVRSS
VCFG0
ACQT1
TXCKP
DC1B0
DC2B0
IRCF0
C1INV
SYNC
CREN
CHS2
Bit 4
CKP
RI
P
Preliminary
(3)
(7)
T2OUTPS0
ADMSK3
T1OSCEN
CCP1M3
CCP2M3
PSSAC1
T3CCP1
HLVDL3
PDC3
SENDB
ADDEN
SSPM3
PCFG3
ACQT0
BRG16
RCEN/
OSTS
CHS1
CVR3
Bit 3
CIS
TO
S
(3)
(7)
ADMSK2
TMR2ON
T1SYNC
CCP1M2
CCP2M2
PSSAC0
T3SYNC
HLVDL2
PDC2
SSPM2
PCFG2
ADCS2
BRGH
FERR
CHS0
CVR2
IOFS
PEN/
Bit 2
CM2
R/W
PD
(3)
(7)
2
ADMSK1
PSSBD1
GO/DONE
T2CKPS1
C™ Master mode.
TMR1CS
TMR3CS
CCP1M1
CCP2M1
HLVDL1
PDC1
SSPM1
PCFG1
ADCS1
RSEN/
OERR
TRMT
SCS1
CVR1
WUE
Bit 1
POR
CM1
UA
(3)
(3)
(7)
© 2007 Microchip Technology Inc.
PSSBD0
T2CKPS0
SWDTEN
TMR1ON
TMR3ON
CCP1M0
CCP2M0
HLVDL0
PDC0
SSPM0
ABDEN
PCFG0
ADCS0
ADON
SCS0
CVR0
TX9D
RX9D
Bit 0
BOR
SEN
CM0
BF
(3)
(3)
0100 q000
0-00 0101
0q-1 11q0
xxxx xxxx
xxxx xxxx
0000 0000
0000 0000
1111 1111
-000 0000
xxxx xxxx
0000 0000
0000 0000
0000 0000
0000 0000
xxxx xxxx
xxxx xxxx
--00 0000
--00 0qqq
0-00 0000
xxxx xxxx
xxxx xxxx
0000 0000
xxxx xxxx
xxxx xxxx
--00 0000
0100 0-00
0000 0000
0000 0000
0000 0000
0000 0111
xxxx xxxx
xxxx xxxx
0000 0000
0000 0000
0000 0000
0000 0000
0000 0000
0000 0010
0000 000x
POR, BOR
--- ---0
Value on
on page
52, 194,
52, 194,
52, 195,
53, 141,
52, 279
52, 298
52, 133
52, 133
52, 129
52, 136
52, 136
52, 135
52, 202
52, 205
52, 268
52, 268
52, 259
52, 260
52, 261
53, 142
53, 142
53, 142
53, 142
53, 141
53, 240
53, 158
53, 159
53, 275
53, 269
53, 139
53, 139
53, 137
53, 241
53, 241
53, 250
53, 247
53, 238
53, 239
Details
52, 32
52, 44
202
203
204
149

Related parts for PIC18F2550-I/SP