LPC2106FBD48/01,15 NXP Semiconductors, LPC2106FBD48/01,15 Datasheet - Page 9

IC ARM7 MCU FLASH 128K 48-LQFP

LPC2106FBD48/01,15

Manufacturer Part Number
LPC2106FBD48/01,15
Description
IC ARM7 MCU FLASH 128K 48-LQFP
Manufacturer
NXP Semiconductors
Series
LPC2100r
Datasheet

Specifications of LPC2106FBD48/01,15

Program Memory Type
FLASH
Program Memory Size
128KB (128K x 8)
Package / Case
48-LQFP
Core Processor
ARM7
Core Size
16/32-Bit
Speed
60MHz
Connectivity
I²C, Microwire, SPI, SSI, SSP, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
32
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
LPC21
Core
ARM7TDMI-S
Data Bus Width
16 bit, 32 bit
Data Ram Size
64 KB
Interface Type
I2C/SPI/UART
Maximum Clock Frequency
60 MHz
Number Of Programmable I/os
32
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, KSK-LPC2106-PL, DB-LQFP48-LPC2106
Minimum Operating Temperature
- 40 C
Cpu Family
LPC2000
Device Core
ARM7TDMI-S
Device Core Size
16/32Bit
Frequency (max)
60MHz
Total Internal Ram Size
64KB
# I/os (max)
32
Number Of Timers - General Purpose
2
Operating Supply Voltage (typ)
1.8/3.3V
Operating Supply Voltage (max)
1.95/3.6V
Operating Supply Voltage (min)
1.65/3V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
48
Package Type
LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
568-4310 - EVAL BOARD LPC2158 W/LCD568-4297 - BOARD EVAL LPC21XX MCB2100622-1019 - BOARD FOR LPC2106 48-LQFP622-1008 - BOARD FOR LPC9103 10-HVSON622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K568-1756 - BOARD EVAL FOR LPC210X ARM MCU
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4367
935286617151
LPC2106FBD48/01-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2106FBD48/01,15
Manufacturer:
NXP
Quantity:
250
Part Number:
LPC2106FBD48/01,15
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
Table 3.
[1]
[2]
[3]
[4]
[5]
LPC2104_2105_2106_7
Product data sheet
Symbol
P0.26/TRACESYNC
P0.27/TRACEPKT0/
TRST
P0.28/TRACEPKT1/
TMS
P0.29/TRACEPKT2/
TCK
P0.30/TRACEPKT3/
TDI
P0.31/EXTIN0/TDO
RTCK
DBGSEL
RESET
XTAL1
XTAL2
V
V
V
n.c.
SS
DD(1V8)
DD(3V3)
5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control.
Open-drain 5 V tolerant digital I/O pad, compatible with I
functionality. Open-drain configuration applies to all functions on this pin.
SSP interface available on LPC2104/2105/2106/01 only.
5 V tolerant pad with built-in pull-up resistor providing digital I/O functions with TTL levels and hysteresis and 10 ns slew rate control.
The pull-up resistor’s value ranges from 60 k to 300 k .
5 V tolerant pad providing digital input (with TTL levels and hysteresis) function only.
Pin description
Pin
39
8
9
10
15
16
26
27
6
11
12
7, 19,
31, 43
5
17, 40
4, 20,
25, 42
[4]
[4]
[5]
[4]
[4]
[4]
[4]
[4]
…continued
Type
I/O
O
I/O
O
I
I/O
O
I
I/O
O
I
I/O
O
I
I/O
I
O
I/O
I
I
I
O
I
I
I
-
Description
P0.26 — Port 0 bit 26.
TRACESYNC — Trace Synchronization Standard I/O port with internal pull-up.
P0.27 — Port 0 bit 27.
TRACEPKT0 — Trace Packet, bit 0. Standard I/O port with internal pull-up.
TRST — Test Reset for JTAG interface, secondary JTAG pin group.
P0.28 — Port 0 bit 28.
TRACEPKT1 — Trace Packet, bit 1. Standard I/O port with internal pull-up.
TMS — Test Mode Select for JTAG interface, secondary JTAG pin group.
P0.29 — Port 0 bit 29.
TRACEPKT2 — Trace Packet, bit 2. Standard I/O port with internal pull-up.
TCK — Test Clock for JTAG interface, secondary JTAG pin group. This clock
must be slower than 1/6 of the CPU clock (CCLK) for the JTAG interface to
operate.
P0.30 — Port 0 bit 30.
TRACEPKT3 — Trace Packet, bit 3. Standard I/O port with internal pull-up.
TDI — Test Data In for JTAG interface, secondary JTAG pin group.
P0.31 — Port 0 bit 31.
EXTIN0 — External Trigger Input. Standard I/O port with internal pull-up.
TDO — Test Data out for JTAG interface, secondary JTAG pin group.
Returned Test Clock output: Extra signal added to the JTAG port. Assists
debugger synchronization when processor frequency varies. Also used during
debug mode entry to select primary or secondary JTAG pins with the 48-pin
package. Bidirectional pin with internal pull-up.
Debug Select: When LOW, the part operates normally. When HIGH, debug
mode is entered. Input pin with internal pull-down.
external reset input; a LOW on this pin resets the device, causing I/O ports and
peripherals to take on their default states, and processor execution to begin at
address 0. TTL with hysteresis, 5 V tolerant.
input to the oscillator circuit and internal clock generator circuits.
output from the oscillator amplifier.
ground: 0 V reference.
1.8 V core power supply; this is the power supply voltage for internal circuitry.
3.3 V pad power supply; this is the power supply voltage for the I/O ports.
not connected; these pins are not connected in the 48-pin package.
Rev. 07 — 20 June 2008
2
C-bus 400 kHz specification. It requires external pull-up to provide an output
LPC2104/2105/2106
Single-chip 32-bit microcontrollers
© NXP B.V. 2008. All rights reserved.
9 of 41

Related parts for LPC2106FBD48/01,15