MC68HC908JB8JPE Freescale Semiconductor, MC68HC908JB8JPE Datasheet - Page 167

IC MCU FLASH 8BIT 8K 20-DIP

MC68HC908JB8JPE

Manufacturer Part Number
MC68HC908JB8JPE
Description
IC MCU FLASH 8BIT 8K 20-DIP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC68HC908JB8JPE

Core Processor
HC08
Core Size
8-Bit
Speed
3MHz
Connectivity
USB
Peripherals
LVD, POR, PWM
Number Of I /o
13
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
4 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
20-DIP (0.300", 7.62mm)
Controller Family/series
HC08
No. Of I/o's
13
Ram Memory Size
256Byte
Cpu Speed
3MHz
No. Of Timers
1
Embedded Interface Type
USB
Rohs Compliant
Yes
Processor Series
HC08JB
Core
HC08
Data Bus Width
8 bit
Data Ram Size
256 B
Interface Type
USB
Maximum Clock Frequency
3 MHz
Number Of Programmable I/os
37
Number Of Timers
2
Operating Supply Voltage
4 V to 5.5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
Development Tools By Supplier
FSICEBASE, DEMO908GZ60E, M68EML08GZE, KITUSBSPIDGLEVME, KITUSBSPIEVME, KIT33810EKEVME
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
MC68HC908JB8•MC68HC08JB8•MC68HC08JT8 — Rev. 2.3
Freescale Semiconductor
If V
(Table 10-1
clock, f
mode entry
by-two of the external clock. Holding the PTA3 pin low when entering
monitor mode causes a bypass of a divide-by-two stage at the oscillator
only if V
is equal to the OSCXCLK frequency.
Entering monitor mode with V
long as V
8. System Integration Module (SIM)
operation.)
If entering monitor mode without high voltage on IRQ and reset vector
being blank ($FFFE and $FFFF)
applied voltage is V
including the PTA3 frequency divisor selection, are not in effect. This is
to reduce circuit requirements when performing in-circuit programming.
Entering monitor mode with the reset vector being blank, the COP is
always disabled regardless of the state of IRQ or the RST.
Figure
the reset vector is blank and IRQ = V
required for a baud rate of 9600.
DD
+V
XCLK
10-2. shows a simplified diagram of the monitor mode entry when
DD
DD
HI
+V
is applied to IRQ and PTA3 is low upon monitor mode entry
. If PTA3 is high with V
(Table 10-1
condition set 1), the bus frequency is a equal to the external
+ V
HI
Monitor ROM (MON)
HI
is applied to IRQ. In this event, the OSCOUT frequency
is applied to either the IRQ or the RST. (See
DD
), then all port A pin requirements and conditions,
condition set 2), the bus frequency is a divide-
DD
(Table 10-1
+ V
DD
HI
DD
+V
for more information on modes of
on IRQ, the COP is disabled as
. An external clock of 6MHz is
HI
applied to IRQ upon monitor
condition set 3, where IRQ
Functional Description
Monitor ROM (MON)
Technical Data
Section
167

Related parts for MC68HC908JB8JPE