LH79525N0Q100A1;55 NXP Semiconductors, LH79525N0Q100A1;55 Datasheet - Page 20

IC ARM7 BLUESTREAK MCU 176LQFP

LH79525N0Q100A1;55

Manufacturer Part Number
LH79525N0Q100A1;55
Description
IC ARM7 BLUESTREAK MCU 176LQFP
Manufacturer
NXP Semiconductors
Series
BlueStreak ; LH7r
Datasheet

Specifications of LH79525N0Q100A1;55

Package / Case
176-LQFP
Core Processor
ARM7
Core Size
32-Bit
Speed
76.2MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, Microwire, SPI, SSI, SSP, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, I²S, LCD, POR, PWM, WDT
Number Of I /o
86
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.7 V ~ 3.6 V
Data Converters
A/D 10x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Processor Series
LH795
Core
RISC
Data Bus Width
16 bit
Data Ram Size
16 KB
Interface Type
I2C, UART
Maximum Clock Frequency
50.803 MHz
Number Of Timers
4
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4333
935285052557
LH79525N0Q100A1
LH79524/LH79525
SYSTEM DESCRIPTIONS
ARM720T Processor
the ARM720T cached core with an Advanced High-Per-
formance Bus (AHB) interface. The ARM720T features:
• 32-bit ARM720T RISC Core
• 8 kB Cache
• MMU (Windows CE enabled)
ARM7T family of processors. For more information, see
the ARM document, ‘ARM720T (Rev 3) Technical
Reference Manual’, available on ARM’s website at
www.ARM.com.
20
PIN NO.
The LH79524/LH79525 microcontrollers feature
The core processor for both is a member of the
157
158
159
Table 9. LH79525 LCD Data Multiplexing
PIN NAME
LCDVD2
LCDVD1
LCDVD0
SWITCHER
WIRELESS
ROUTER/
SINGLE PANEL
MUSTN3
MUSTN2
Figure 4. LH79524/LH79525 Application Diagram Example
CODEC
STN MONO 4-BIT
SENSOR
ARRAY
UART
A/D
I
ETHERNET
2
S
DUAL PANEL
MAC
MUSTN3
MUSTN2
TRANSCEIVER
ETHERNET
NXP Semiconductors
Rev. 01 — 16 July 2007
UART
USB
LH79524/LH79525
LCD
MATRIX
STN/TFT,
AD-TFT
1
4
7
*
KEY
ical Memory (PA) addresses to virtual memory
addresses. This allows physical memory, which is
constrained by hardware to specific addresses, to be
reorganized at addresses identified by the user. These
user identified locations are called Virtual Addresses
(VA). When the MMU is enabled, Code and Data must
be built, loaded, and executed using Virtual Addresses
which the MMU translates to Physical Addresses. In
addition, the user may implement a memory protection
scheme by using the features of the MMU. Address
translation and memory protection services provided
by the MMU are controlled by the user. The MMU
is directly controlled through the System Control
Coprocessor, Coprocessor 15 (CP15). The MMU is
indirectly controlled by a Translation Table (TT) and
Page Tables (PT) prepared by the user and estab-
lished using a portion of physical memory dedicated by
the user to storing the TT and PT’s.
2
5
8
0
GPIO
The LH79524/LH79525 MMU allows mapping Phys-
3
6
9
#
TOUCH SCREEN
A/D
SSP
SERIAL
EEPROM
SRAM or
SDRAM
BOOT
ROM
Preliminary data sheet
FLASH
System-on-Chip
LH79525-19A

Related parts for LH79525N0Q100A1;55