SAK-TC1197-512F180E AC Infineon Technologies, SAK-TC1197-512F180E AC Datasheet - Page 49

no-image

SAK-TC1197-512F180E AC

Manufacturer Part Number
SAK-TC1197-512F180E AC
Description
IC MCU 32BIT 4MB FLASH BGA416-10
Manufacturer
Infineon Technologies
Series
TC11xxr
Datasheet

Specifications of SAK-TC1197-512F180E AC

Core Processor
TriCore
Core Size
32-Bit
Speed
180MHz
Connectivity
ASC, CAN, EBI/EMI, MLI, MSC, SSC
Peripherals
DMA, POR, WDT
Number Of I /o
219
Program Memory Size
4MB (4M x 8)
Program Memory Type
FLASH
Ram Size
224K x 8
Voltage - Supply (vcc/vdd)
1.42 V ~ 1.58 V
Data Converters
A/D 48x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
416-BGA
Packages
PG-BGA-416
Max Clock Frequency
180.0 MHz
Sram (incl. Cache)
224.0 KByte
Can Nodes
4
A / D Input Lines (incl. Fadc)
48
Program Memory
4.0 MB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
2.5.6.1
The General Purpose Timer Array (GPTA0) provides a set of hardware modules
required for high-speed digital signal processing:
Input lines can be shared by an LTC and a GTC to trigger their programmed operation
simultaneously.
The following list summarizes the specific features of the GPTA units.
Clock Generation Unit
Data Sheet
Filter and Prescaler Cells (FPC) support input noise filtering and prescaler operation.
Phase Discrimination Logic units (PDL) decode the direction information output by a
rotation tracking system.
Duty Cycle Measurement Cells (DCM) provide pulse-width measurement
capabilities.
A Digital Phase Locked Loop unit (PLL) generates a programmable number of GPTA
module clock ticks during an input signal’s period.
Global Timer units (GT) driven by various clock sources are implemented to operate
as a time base for the associated Global Timer Cells.
Global Timer Cells (GTC) can be programmed to capture the contents of a Global
Timer on an external or internal event. A GTC may also be used to control an external
port pin depending on the result of an internal compare operation. GTCs can be
logically concatenated to provide a common external port pin with a complex signal
waveform.
Local Timer Cells (LTC) operating in Timer, Capture, or Compare Mode may also be
logically tied together to drive a common external port pin with a complex signal
waveform. LTCs – enabled in Timer Mode or Capture Mode – can be clocked or
triggered by various external or internal events.
On-chip Trigger and Gating Signals (OTGS) can be configured to provide trigger or
gating signals to integrated peripherals.
Filter and Prescaler Cell (FPC)
– Six independent units
– Three basic operating modes:
– Selectable input sources:
– Selectable input clocks:
Phase Discriminator Logic (PDL)
– Two independent units
– Two operating modes (2- and 3- sensor signals)
Prescaler, Delayed Debounce Filter, Immediate Debounce Filter
Port lines, GPTA module clock, FPC output of preceding FPC cell
GPTA module clock, prescaled GPTA module clock, DCM clock, compensated or
uncompensated PLL clock.
f
GPTA
/2 maximum input signal frequency in Filter Modes
Functionality of GPTA0
45
Introduction
V1.1, 2009-05
TC1197

Related parts for SAK-TC1197-512F180E AC