AT32UC3L0-XPLD Atmel, AT32UC3L0-XPLD Datasheet - Page 91

no-image

AT32UC3L0-XPLD

Manufacturer Part Number
AT32UC3L0-XPLD
Description
KIT DEV/EVAL FOR AT32UC3L0
Manufacturer
Atmel
Datasheet

Specifications of AT32UC3L0-XPLD

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3L0-XPLD
Manufacturer:
Atmel
Quantity:
135
10.4.4
10.4.5
10.4.6
32099F–11/2010
SAU
PDCA
Power Manager
1. The SR.IDLE bit reads as zero
2. Open Mode is not functional
3. VERSION register reads 0x100
1. PCONTROL.CHxRES is nonfunctional
2. Transfer error will stall a transmit peripheral handshake interface
3. VERSION register reads 0x120
1. Clock sources will not be stopped in Static mode if the difference between CPU and
In the PRAS and PRBS registers MxPR fields are only two bits wide, instead of four bits.
The unused bits are undefined when reading the registers.
Fix/Workaround
Mask undefined bits when reading PRAS and PRBS.
The IDLE bit in the Status Register (SR.IDLE) reads as zero.
Fix/Workaround
None.
The Open Mode is not functional.
Fix/workaround
None.
The VERSION register reads 0x100 instead of 0x110.
Fix/Workaround
None.
PCONTROL.CHxRES is nonfunctional. Counters are reset at power-on, and cannot be
reset by software.
Fix/Workaround
SW needs to keep history of performance counters.
If a transfer error is encountered on a channel transmitting to a peripheral, the peripheral
handshake of the active channel will stall and the PDCA will not do any more transfers on
the affected peripheral handshake interface.
Fix/workaround
Disable and then enable the peripheral after the transfer error.
The VERSION register reads 0x120 instead of 0x122.
Fix/Workaround
None.
PBx division factor is larger than 4
If the division factor between the CPU/HSB and PBx frequencies is more than 4 when enter-
ing a sleep mode where the system RC oscillator (RCSYS) is turned off, the high speed
clock sources will not be turned off. This will result in a significantly higher power consump-
tion during the sleep mode.
Fix/Workaround
Before going to sleep modes where RCSYS is stopped, make sure the division factor
between the CPU/HSB and PBx frequencies is less than or equal to 4.
AT32UC3L016/32/64
91

Related parts for AT32UC3L0-XPLD