LAN91C111-NU Standard Microsystems (SMSC), LAN91C111-NU Datasheet - Page 60

LAN91C111-NU

Manufacturer Part Number
LAN91C111-NU
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN91C111-NU

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.465V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
128
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN91C111-NU
Manufacturer:
SMSC
Quantity:
3 000
Part Number:
LAN91C111-NU
Manufacturer:
Standard
Quantity:
12 990
Part Number:
LAN91C111-NU
Manufacturer:
SMSC
Quantity:
560
Part Number:
LAN91C111-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LAN91C111-NU
Manufacturer:
SMSC
Quantity:
1 000
Part Number:
LAN91C111-NU
Manufacturer:
SMSC
Quantity:
1 000
Part Number:
LAN91C111-NU
Manufacturer:
SMSC
Quantity:
1 000
Part Number:
LAN91C111-NU
Manufacturer:
SMSC
Quantity:
8 000
Part Number:
LAN91C111-NU
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN91C111-NU-E2
Manufacturer:
SMSC
Quantity:
415
Revision 1.91 (06-01-09)
8.18
FAILED
BYTE
BYTE
HIGH
LOW
1
Bank 2 - FIFO Ports Register
This register is updated upon an ALLOCATE MEMORY MMU command.
FAILED - A zero indicates a successful allocation completion. If the allocation fails the bit is set and
only cleared when the pending allocation is satisfied. Defaults high upon reset and reset MMU
command. For polling purposes, the ALLOC_INT in the Interrupt Status Register should be used
because it is synchronized to the read operation. Sequence:
1. Allocate Command
2. Poll ALLOC_INT bit until set
3. Read Allocation Result Register
ALLOCATED PACKET NUMBER - Packet number associated with the last memory allocation request.
The value is only valid if the FAILED bit is clear.
Note: For software compatibility with future versions, the value read from the ARR after an allocation
This register provides access to the read ports of the Receive FIFO and the Transmit completion FIFO.
The packet numbers to be processed by the interrupt service routines are read from this register.
REMPTY - No receive packets queued in the RX FIFO. For polling purposes, uses the RCV_INT bit
in the Interrupt Status Register.
TOP OF RX FIFO PACKET NUMBER - Packet number presently at the output of the RX FIFO. Only
valid if REMPTY is clear. The packet is removed from the RX FIFO using MMU Commands 3) or 4).
REMPTY
TEMPTY
Reserved
1
1
OFFSET
OFFSET
0
request is intended to be written into the PNR as is, without masking higher bits (provided
FAILED = 0).
3
4
Reserved
Reserved
0
0
FIFO PORTS REGISTER
ALLOCATION RESULT
0
REGISTER
NAME
NAME
0
0
DATASHEET
0
ALLOCATED PACKET NUMBER
60
0
0
RX FIFO PACKET NUMBER
TX FIFO PACKET NUMBER
READ ONLY
0
READ ONLY
TYPE
TYPE
0
0
10/100 Non-PCI Ethernet Single Chip MAC + PHY
0
0
0
SYMBOL
SYMBOL
FIFO
ARR
SMSC LAN91C111 REV C
0
0
0
Datasheet
0
0
0

Related parts for LAN91C111-NU