USB3320C-EZK-TR Standard Microsystems (SMSC), USB3320C-EZK-TR Datasheet - Page 47

no-image

USB3320C-EZK-TR

Manufacturer Part Number
USB3320C-EZK-TR
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of USB3320C-EZK-TR

Number Of Transceivers
1
Esd Protection
YeskV
Operating Supply Voltage (typ)
Not RequiredV
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
Not RequiredV
Operating Supply Voltage (min)
Not RequiredV
Pin Count
32
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
USB3320C-EZK-TR
Manufacturer:
SMSC
Quantity:
1 484
Part Number:
USB3320C-EZK-TR
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
USB3320C-EZK-TR
0
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
11
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
15 000
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
10 000
Highly Integrated Full Featured Hi-Speed USB 2.0 ULPI Transceiver
Datasheet
SMSC USB3320
6.2.2
DATA[7:0]
NXT
CLK
STP
DIR
ULPI Register Read
A ULPI register read operation is given in
= 11h for a register read. DATA[5:0] of the ULPI TXD command bye contain the register address.
At T0, the Link will place the TXD CMD on the data bus. At T2, the transceiver will bring NXT high,
signaling the Link it is ready to accept the data transfer. At T3, the transceiver reads the TXD CMD,
determines it is a register read, and asserts DIR to gain control of the bus. The transceiver will also
de-assert NXT. At T4, the bus ownership has transferred back to the transceiver and the transceiver
drives the requested register onto the data bus. At T5, the Link will read the data bus and the
transceiver will drop DIR low returning control of the bus back to the Link. After the turn around cycle,
the Link must drive a ULPI Idle command at T6.
A ULPI extended register read operation is shown in
writes the TX CMD with the address set to 2Fh. At T2, the transceiver will assert NXT, signaling the
Link it is ready to accept the extended address. At T3, the Link places the extended register address
on the bus. At T4, the transceiver reads the extended address, and asserts DIR to gain control of the
bus. The transceiver will also de-assert NXT. At T5, the bus ownership has transferred back to the
transceiver and the transceiver drives the requested register onto the data bus. At T6, the Link will
read the data bus and the transceiver will de-assert DIR returning control of the bus back to the Link.
After the turn around cycle, the Link must drive a ULPI Idle command at T6.
Idle
Figure 6.5 ULPI Register Read in Synchronous Mode
T0
TXD CMD
T1
reg read
DATASHEET
Figure
T2
47
6.5. The Link drives a TXD CMD byte with DATA[7:6]
T3
Figure
Turn around
6.6.To read an extended register, the Link
T4
Reg Data
T5
Turn around
Revision 1.0 (07-14-09)
T6
Idle

Related parts for USB3320C-EZK-TR