USB3320C-EZK-TR Standard Microsystems (SMSC), USB3320C-EZK-TR Datasheet - Page 54

no-image

USB3320C-EZK-TR

Manufacturer Part Number
USB3320C-EZK-TR
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of USB3320C-EZK-TR

Number Of Transceivers
1
Esd Protection
YeskV
Operating Supply Voltage (typ)
Not RequiredV
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
Not RequiredV
Operating Supply Voltage (min)
Not RequiredV
Pin Count
32
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
USB3320C-EZK-TR
Manufacturer:
SMSC
Quantity:
1 484
Part Number:
USB3320C-EZK-TR
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
USB3320C-EZK-TR
0
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
11
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
15 000
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
10 000
Revision 1.0 (07-14-09)
6.3.2
6.3.3
DATA[7:0]
CLK
STP
DIR
Note 6.2
An unmasked interrupt can be caused by the following comparators changing state: VbusVld, SessVld,
SessEnd, and IdGnd. If any of these signals change state during Low Power Mode and the bits are
enabled in either the
will assert. During Low Power Mode, the VbusVld and SessEnd comparators can have their interrupts
masked to lower the suspend current as described in
While in Low Power Mode, the Data bus is driven asynchronously because all of the transceiver clocks
are stopped during Low Power Mode.
Exiting Low Power Mode
To exit Low Power Mode, the Link will assert STP. Upon the assertion of STP, the USB3320 will begin
its start-up procedure. After the transceiver start-up is complete, the transceiver will start the clock on
CLKOUT and de-assert DIR. After DIR has been de-asserted, the Link can de-assert STP when ready
and start operating in Synchronous Mode. The transceiver will automatically set the SuspendM bit to
a 1 in the
The value for T
Should the Link de-assert STP before DIR is de-asserted, the USB3320 will detect this as a false
resume request and return to Low Power Mode. This is detailed in section 3.9.4 of the ULPI 1.1
specification.
Interface Protection
ULPI protocol assumes that both the Link and transceiver will keep the ULPI data bus driven by either
the Link when DIR is low or the transceiver when DIR is high. The only exception is when DIR has
changed state and a turn around cycle occurs for 1 clock period.
In the design of a USB system, there can be cases where the Link may not be driving the ULPI bus
to a known state while DIR is low. Two examples where this can happen is because of a slow Link
start-up or a hardware reset.
T0
Function Control
LineState: These signals reflect the current state of the Full-Speed single ended receivers.
LineState[0] directly reflects the current state of DP. LineState[1] directly reflects the current
state of DM. When DP=DM=0 this is called "Single Ended Zero" (SE0). When DP=DM=1,
this is called "Single Ended One" (SE1).
POWER MODE
Note: Not to Scale
T
START
LOW
START
USB Interrupt Enable Rising
is given in
Figure 6.10 Exiting Low Power Mode
...
register.
Table
T1
DATASHEET
AROUND
TURN
4.2.
54
T2
Fast Link Drives Bus
Idle and STP low
DATA BUS IGNORED (SLOW LINK)
or
USB Interrupt Enable Falling
Section
T3
IDLE (FAST LINK)
Highly Integrated Full Featured Hi-Speed USB 2.0 ULPI Transceiver
6.3.4.
T4
Slow Link Drives Bus
Idle and STP low
T5
IDLE
registers, DATA[3]
SMSC USB3320
Datasheet

Related parts for USB3320C-EZK-TR