MCIMX515CJM6C Freescale, MCIMX515CJM6C Datasheet - Page 84

no-image

MCIMX515CJM6C

Manufacturer Part Number
MCIMX515CJM6C
Description
Manufacturer
Freescale
Datasheet

Specifications of MCIMX515CJM6C

Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX515CJM6C
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX515CJM6C
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCIMX515CJM6CR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Electrical Characteristics
A frame starts with a rising edge on SENSB_VSYNC (all the timings correspond to straight polarity of the
corresponding signals). Then SENSB_HSYNC goes to high and hold for the entire line. Pixel clock is
valid as long as SENSB_HSYNC is high. Data is latched at the rising edge of the valid pixel clocks.
SENSB_HSYNC goes to low at the end of line. Pixel clocks then become invalid and the CSI stops
receiving data from the stream. For next line the SENSB_HSYNC timing repeats. For next frame the
SENSB_VSYNC timing repeats.
4.7.8.1.3
The timing is the same as the gated-clock mode (described in
except for the SENSB_HSYNC signal, which is not used. See
valid and cause data to be latched into the input FIFO. The SENSB_PIX_CLK signal is inactive (states
low) until valid data is going to be transmitted over the bus.
The timing described in
different timing. The CSI can be programmed to support rising/falling-edge triggered SENSB_VSYNC;
active-high/low SENSB_HSYNC; and rising/falling-edge triggered SENSB_PIX_CLK.
4.7.8.2
Figure 51
the IPU.
84
SENSB_DATA,
SENSB_VSYNC,
SENSB_HSYNC
SENSB_PIX_CLK
(Sensor Output)
SENSB_DATA[19:0]
depicts the sensor interface timing. SENSB_MCLK signal described here is not generated by
SENSB_PIX_CLK
SENSB_VSYNC
Electrical Characteristics
Non-Gated Clock Mode
i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 4
Start of Frame
Figure 50
invalid
Figure 50. Non-Gated Clock Mode Timing Diagram
nth frame
Figure 51. Sensor Interface Timing Diagram
is that of a typical sensor. Some other sensors may have a slightly
1st byte
IP3
IP2
n+1th frame
Section 4.7.8.1.2, “Gated Clock
invalid
Figure
1/IP1
50. All incoming pixel clocks are
1st byte
Freescale Semiconductor
Mode”),

Related parts for MCIMX515CJM6C