SSTUB32866BHLF IDT, Integrated Device Technology Inc, SSTUB32866BHLF Datasheet - Page 11

no-image

SSTUB32866BHLF

Manufacturer Part Number
SSTUB32866BHLF
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of SSTUB32866BHLF

Logic Family
SSTU
Logical Function
Registered Buffer
Number Of Elements
1
Number Of Bits
25
Number Of Inputs
25
Number Of Outputs
25
High Level Output Current
-8mA
Low Level Output Current
8mA
Propagation Delay Time
3ns
Operating Supply Voltage (typ)
1.8V
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Clock-edge Trigger Type
Posit/Negat-Edge
Polarity
Non-Inverting
Technology
CMOS
Frequency (max)
410(Min)MHz
Mounting
Surface Mount
Pin Count
96
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SSTUB32866BHLF
Quantity:
2 002
Part Number:
SSTUB32866BHLFT
Manufacturer:
NXP
Quantity:
3 000
Part Number:
SSTUB32866BHLFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
2. Device standard (cont'd)
1165A—3/21/07
Q1•Q25
D1•D25
PAR_IN
QERR †
Figure 10
If the data is clocked in on the n clock pulse, the QERR output signal will be generated on the n+2 clock pulse, and it will be valid on
the n+3 clock pulse. If an error occurs and the QERR output is driven low, it stays latched low for a minimum of two clock cycles or
until RST is driven low.
PPO
DCS
RST
CSR
CK
CK
Unknown input
event
Timing diagram for SSTU32866 used as a single device; C0=0, C1=0;
t pdm , t pdmss
t su
CK to
n
t su
Output signal is dependent on
the prior unknown input event
Data to PPO Latency
t h
Data to QERR Latency
RST being held high
CK to PPO
11
n + 1
t pd
t h
n + 2
Advance Information
CK to QERR
t PHL or t PLH
n + 3
ICSSSTUB32866B
n + 4
H or L

Related parts for SSTUB32866BHLF