W66910CD Winbond Electronics, W66910CD Datasheet - Page 49

no-image

W66910CD

Manufacturer Part Number
W66910CD
Description
Manufacturer
Winbond Electronics
Datasheet

Specifications of W66910CD

Lead Free Status / Rohs Status
Not Compliant
This bit is set when at least one bit is set in GCI_EXIR register.
ISC Indication or S Channel Change
A change in the layer 1 indication code or multiframe S channel has been detected. The actual value can be read from CIR or
SQR registers.
T1EXP Timer 1 Expiration
Expiration occurs in the Timer 1.
.
8.1.9 D_ch Extended Interrupt Mask Register
Value after reset: FFH
Setting the bit to "1" masks the corresponding interrupt source in D_EXIR register. Masked interrupt status bits are read as zero.
They are internally stored and pending until the mask bits are zero.
All the interrupts in D_EXIR will be masked if the IMASK:D_EXI bit is set to "1".
8.1.10 D_ch Transmit Status Register
Value after reset: 00H
XDOW Transmit Data Overwritten
At least one byte of data has been overwritten in the D_XFIFO. This bit is set by data overwritten condition and is cleared only by
XRST command.
XBZ Transmitter Busy
This bit indicates the D_HDLC transmitter is busy. The XBZ bit is active from the transmission of opening flag to the
transmission of closing flag.
DRDY D Channel Ready
This bit indicates the status of layer 1 D channel.
0: The layer 1 D channel is not ready. No transmission is allowed.
1: The layer 1 D channel is ready. Layer 2 can transmit data to layer 1.
Note : Due to design mistake, DRDY=1 does not mean S/T layer 1 is in F7 state. Software has to check “DRDY=1 and C/I
XDOW
RDOV
7
7
XDUN
6
6
0
XCOL
XBZ
5
5
DRDY
TIN2
4
4
GCI
3
3
0
ISC
2
2
0
-49 -
D_EXIM
D_XSTA
T1EXP
1
1
0
0
1
0
0
Read/Write Address 08H
Read
W66910 PCI ISDN S/T-Controller
Publication Release Date:
Address 09H
Data Sheet
Revision 1.0
Feb,2001

Related parts for W66910CD